Ι

FUNDAMENTAL LIMITATIONS IN MICROELECTRONICS

II

POWER SCHOTTKY DIODE DESIGN AND COMPARISON WITH THE JUNCTION DIODE

III

PERMITTIVITY OF STRONTIUM TITANATE

## Thesis by

Bruce Hoeneisen Frost

In Partial Fulfillment of the Requirements for the Degree of Doctor of Philosophy

California Institute of Technology Pasadena, California

## 1972

(Submitted April 6, 1972)

To Matico and Anahi

#### ACKNOWLEDGMENT

Grateful thanks are due to my advisor, Dr. Carver Mead, for his many contributions to this work, to Dr. Richard Neville, coworker in the investigation on strontium titanate, to Mrs. Ruth Stratton, Miss Ingrid Vierheilig, and Mrs. Aldre Khoury, for their secretarial work, and especially to librarian Mrs. Paula Samazan for the many attentions and encouragement she has given me during these years at the Institute.

I gratefully acknowledge receiving financial support from Tektronix, Inc. and from the Institute. The work reported here was supported in part by the Office of Naval Research and by the General Electric Company.

#### ABSTRACT

#### Part I

The physical phenomena which will ultimately limit the packing density of planar bipolar and MOS integrated circuits are examined. The maximum packing density is obtained by minimizing the supply voltage and the size of the devices. The minimum size of a bipolar transistor is determined by junction breakdown, punch-through and doping fluctuations. The minimum size of a MOS transistor is determined by gate oxide breakdown and drain-source punch-through. The packing density of fully active bipolar or static non-complementary MOS circuits becomes limited by power dissipation. The packing density of circuits which are not fully active such as read-only memories, becomes limited by the area occupied by the devices, and the frequency is limited by the circuit time constants and by metal migration. The packing density of fully active dynamic or complementary MOS circuits is limited by the area occupied by the devices, and the frequency is limited by power dissipation and metal migration. It is concluded that read-only memories will reach approximately the same performance and packing density with MOS and bipolar technologies, while fully active circuits will reach the highest levels of integration with dynamic MOS or complementary MOS technologies.

#### Part II

Because the Schottky diode is a one-carrier device, it has both advantages and disadvantages with respect to the junction diode which is a two-carrier device. The advantage is that there are practically no excess minority carriers which must be swept out before the diode blocks

iv

current in the reverse direction, i.e. a much faster recovery time. The disadvantage of the Schottky diode is that for a high voltage device it is not possible to use conductivity modulation as in the p in diode; since charge carriers are of one sign, no charge cancellation can occur and current becomes space charge limited. The Schottky diode design is developed in Section 2 and the characteristics of an optimally designed silicon Schottky diode are summarized in Fig. 9. Design criteria and quantitative comparison of junction and Schottky diodes is given in Table 1 and Fig. 10. Although somewhat approximate, the treatment allows a systematic quantitative comparison of the devices for any given application.

## Part III

We interpret measurements of permittivity of perovskite strontium titanate as a function of orientation, temperature, electric field and frequency performed by Dr. Richard Neville. The free energy of the crystal is calculated as a function of polarization. The Curie-Weiss law and the LST relation are verified. A generalized LST relation is used to calculate the permittivity of strontium titanate from zero to optic frequencies. Two active optic modes are important. The lower frequency mode is attributed mainly to motion of the strontium ions with respect to the rest of the lattice, while the higher frequency active mode is attributed to motion of the titanium ions with respect to the oxygen lattice. An anomalous resonance which multi-domain strontium titanate crystals exhibit below 65°K is described and a plausible mechanism which explains the phenomenon is presented.

V

The contents of this thesis has been published under the following titles:

"Fundamental limitations in microelectronics. I. MOS technology", B. Hoeneisen and C. A. Mead, Solid-St. Electr., in press.

"Fundamental limitations in microelectronics. II. Bipolar technology:, B. Hoeneisen and C. A. Mead, Solid-St. Electr., in press.

"Current-voltage characteristics of small size MOS transistors", B. Hoeneisen and C. A. Mead, IEEE Trans. Electr. Devices, <u>ED</u> - 19, 382 (1972).

"Power Schottky diode design and comparison with the junction diode", B. Hoeneisen and C. A. Mead, Solid-St. Electr. <u>14</u>, 1225 (1971).

"Permittivity of strontium titanate", R. C. Neville, B. Hoeneisen, and C. A. Mead, J. Appl. Phys., in press. "Anomalous resonance of strontium titanate", R. Neville, B. Hoeneisen, and C. A. Mead, J. Appl. Phys., in press.

# vii

## TABLE OF CONTENTS

v

| Ack     | nowledgment                                                                    | iii                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|---------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Abs     | tract                                                                          | iv,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|         |                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| PART I  | FUNDAMENTAL LIMITATIONS IN MICROELECTRONICS                                    | l                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| l.      | Limitations of the Planar MOS Technology                                       | iii<br>iv,<br>1<br>5<br>5<br>8<br>13<br>14<br>17<br>20<br>23<br>23<br>23<br>24<br>28<br>30<br>23<br>23<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>24<br>28<br>30<br>33<br>34<br>36<br>41<br>36<br>41<br>28<br>30<br>33<br>34<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>33<br>34<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>33<br>34<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>33<br>34<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>36<br>41<br>41<br>42<br>42<br>43<br>43<br>40<br>43<br>44<br>43<br>44<br>43<br>44<br>44<br>44<br>44<br>44<br>44<br>48<br>44<br>44<br>44<br>44<br>44<br>44 |  |  |  |
|         | 1.1 Principal Limitations                                                      | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|         | 1.2 Minimum Size MOS Transistor                                                | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|         | 1.3 Example                                                                    | 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|         | 1.4 Doping Fluctuation Limitation                                              | 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|         | 1.5 Power Dissipation Limitation                                               | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|         | 1.6 Metal Migration Limitation                                                 | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 2.      | Limitations of the Planar Bipolar Technology                                   | 23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|         | 2.1 Principal Limitations                                                      | 23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|         | 2.2 Breakdown and Punch-Through Limitation.                                    | 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|         | 2.3 Doping Fluctuation Limitation                                              | 28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|         | 2.4 Power Dissipation Limitation                                               | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|         | 2.5 Metal Migration Limitation                                                 | 33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|         | 2.6 High Valued Resistors                                                      | 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 3.      | Conclusions                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|         | References                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|         | Appendix 1: Maximum Substrate Doping<br>Concentration                          | 42                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|         | Appendix 2: Reverse Breakdown of Low Voltage<br>Silicon Junctions              | 43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|         | Appendix 3: Current - Voltage Characteristics of<br>Small Size MOS Transistors | 48                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| PART II | POWER SCHOTTKY DIODE DESIGN AND COMPARISON WITH                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|         | THE JUNCTION DIODE                                                             | 58                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 1.      | Schottky Diode Characteristics                                                 | 61                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 2.      | Schottky Diode Design                                                          | 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 3.      | Example                                                                        | 74                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |

| 4.     | Space Charge Limited Diode                                                                             | 75  |  |  |  |  |  |
|--------|--------------------------------------------------------------------------------------------------------|-----|--|--|--|--|--|
| 5.     | Optimum Design of Junction Diodes and Comparison with the Schottky Diode                               | 79  |  |  |  |  |  |
| 6.     | Silicon Carbide Schottky Diode                                                                         |     |  |  |  |  |  |
| 7.     | Conclusion                                                                                             | 84  |  |  |  |  |  |
|        | References                                                                                             | 86  |  |  |  |  |  |
|        | Appendix 1: Thermionic Emission and Thermionic<br>Field Emission in a Reverse Biased<br>Schottky Diode | 87  |  |  |  |  |  |
|        | Appendix 2: Ohmic Drop in p <sup>+</sup> in <sup>+</sup> Diodes                                        | 91  |  |  |  |  |  |
|        | Appendix 3: Field Emission in a Reverse Biased Schottky<br>Diode                                       | 94  |  |  |  |  |  |
| PART I | II PERMITTIVITY OF STRONTIUM TITANATE                                                                  | 96  |  |  |  |  |  |
| 1.     | Experimental Evidence                                                                                  | 97  |  |  |  |  |  |
| 2.     | Single-Domain Strontium Titanate                                                                       | 102 |  |  |  |  |  |
|        | 2.1 Free Energy vs. Polarization                                                                       | 103 |  |  |  |  |  |
|        | 2.2 Lyddane-Sachs-Teller Relation                                                                      | 106 |  |  |  |  |  |
|        | 2.3 Curie-Weiss Law                                                                                    | 110 |  |  |  |  |  |
|        | 2.4 Ion Displacements                                                                                  | 110 |  |  |  |  |  |
| 3.     | Multi-Domain Strontium Titanate 1                                                                      |     |  |  |  |  |  |
| 4.     | Conclusions 12                                                                                         |     |  |  |  |  |  |
|        | References                                                                                             | 127 |  |  |  |  |  |

viii

## PART I

## FUNDAMENTAL LIMITATIONS IN MICROELECTRONICS

#### FUNDAMENTAL LIMITATIONS IN MICROELECTRONICS

Development of the planar technology in the late 1950's made integrated circuits possible. The number of devices per chip has doubled every year since the first planar transistors were manufactured in 1958, as shown in Fig. 1<sup>\*</sup>. Although the chip area has increased by a factor of  $\approx 20$  in the last decade, the exponential growth in the number of devices per chip has largely been due to the steady decrease in size of individual devices. In spite of the increasing circuit complexity, the yields have remained approximately unchanged due to improvements in the technology. Although it is expected that this trend will continue in the near future, planar technology will soon reach rather fundamental limitations and the number of devices per unit area must level off.

The minimum size of present day devices is determined primarily by the tolerances in alignment of successive masks. Even with present day techniques, tolerances are improving steadily. As electron beam pattern generation becomes more generally available, mask alignment to a much higher precision may be envisioned. With these significant developments approaching, it is important to identify clearly the fundamental limitations which will ultimately limit circuit miniaturization.

The purpose of this study is to identify the physical phenomena which will ultimately limit the packing density of planar bipolar and

-2-



Fig. 1 History of integrated circuit complexity. Line corresponds to a two-fold increase in the number of components per chip per year. This figure is due to Gordon E. Moore.

MOS (metal-oxide-semiconductor) integrated circuits. It must be stressed that we consider only planar transistor circuits as we know them today, i.e., with silicon substrate and silicon dioxide dielectrics. The fundamental limitations we determine can be approached as tolerances and yields improve.

The limit we shall determine for fully dynamic MOS circuits is presented in Fig. 1. The uncertainty in chip size contributes to the uncertainty indicated in the figure. Notice that the maximum number of transistors per chip is approximately three orders of magnitude larger than present day circuits. At the current rate of growth such a limit would be reached within a decade.

For both MOS and bipolar integrated circuits the maximum number of devices per unit area is determined either by the power dissipation density or by the area occupied by transistors, interconnections, and passive devices. For a given frequency of operation, reduction of the supply voltage and/or the circuit capacitances permits a reduction of power dissipation and interconnection area per transistor. Reducing the size of the devices not only reduces the area occupied by these devices, but also reduces the circuit capacitances. In addition, lower voltage devices can be made smaller. Thus to maximize the circuit packing density it is necessary to minimize the supply voltage and the size of the individual devices.

-4-

#### 1. Limitations of the Planar MOS Technology

#### 1.1 Principal Limitations

To maximize the packing density of MOS integrated circuits it is necessary to minimize the supply voltage and the size of the individual devices.

The supply voltage has a lower bound which is determined by reproducibility of the gate turn on voltage, by the minimum oxide thickness which can be reliably manufactured and by noise margin considerations.

The area occupied by a present day MOS transistor can be reduced by decreasing its channel width and length. The channel length reduction has a limit, however, since when the drain and source depletion regions overlap, punch-through occurs. Further miniaturization is possible if the depletion widths are reduced by reducing the circuit supply voltage and increasing the substrate doping concentration. As the substrate doping concentration is increased the gate oxide electric field required to invert the substrate also increases. Thus the maximum allowable oxide field sets an upper limit to the substrate doping concentration. This concentration together with the junction built in voltage determines the minimum depletion region thickness of an operable device, which in turn determines the minimum device size.

Other size limitations are considered in detail although it is shown that they are not as stringent as the oxide field limitation mentioned above. These limitations include drain-substrate breakdown,

-5-

drain "corner" breakdown, and substrate doping fluctuations.

It will be shown that for static non-complementary circuits the maximum number of circuit functions per chip is determined by power dissipation, except for circuits such as read only memories in which a small fraction of the devices dissipate most of the power. The maximum packing density of fully dynamic or complementary MOS circuits is determined by the area occupied by transistors and interconnections.

Since a positive voltage is normally applied to the gate of an n-channel device, the silicon-silicon dioxide interface charge  $Q_{ss}$ , which is positive, does not have a tendency to increase with time<sup>(1)</sup>. As a result the flat band voltage of an n-channel MOS FET is inherently more stable than that of a p-channel device<sup>\*</sup>. This is an important advantage in view of the high oxide fields and low threshold voltages of minimum size devices.

We will now consider the ultimate limitations of planar MOS transistors. More stringent limitations encountered in actual circuits are examined in the following section. The substrate doping concentration has an upper limit of  $\approx 2 \cdot 10^{19} \text{ cm}^{-3}$  determined by field emission in the drain and source junctions. At higher doping concentrations the junction characteristic approaches that of a tunnel diode and isolation between the substrate and the drain and source regions is lost. Oxide "breakdown" limits the substrate doping concentration to  $\approx 1.3 \cdot 10^{19} \text{ cm}^{-3}$ . At higher concentrations the maximum electric field which can be applied to the gate oxide, ( $\approx 6 \cdot 10^6 \text{V/cm}$ )<sup>(2)</sup> does not

-6-

It is assumed that normal processing precautions have been used to eliminate alkali ions in the oxide.

invert the substrate. The junction built in voltage produces a depletion thickness of 0.01 $\mu$ m into a substrate with  $1.3 \cdot 10^{19}$  dopant atoms per cm<sup>3</sup>. The channel length cannot be made smaller than approximately two depletion region thicknesses, or  $\simeq 0.02 \mu$ m. Otherwise the two junctions would be in punch-through even with no applied bias.

The gate oxide thickness has a lower limit of  $\approx 50$ Å determined by tunneling through the silicon dioxide energy gap. The isolation between gate and substrate is reduced for thinner oxides, since the oxide conductance per unit area increases exponentially with decreasing thickness<sup>(2)</sup>.

Since high operating voltages preclude high packing density, it is important to determine how low an operating voltage may practically be achieved. Ultimately this voltage will depend upon the stability and reproducibility of the gate turn on voltage  $V_{GT}$  (given by Eq. (1A) of the appendix, page 42). For an n-channel silicon gate device the constant additive term  $|V_{FB}+2\phi|$  can be made as low as 0.1 to 0.3V depending on the silicon-silicon dioxide interface charge density  $Q_{ss}$ , the oxide thickness  $x_o$ , and the substrate doping concentration  $C_B$ .  $V_{FB}$  is the flat band voltage and  $2\phi$  is the substrate band bending at onset of strong inversion. Consider the source connected to the substrate, that is,  $V_S = 0$ . As long as the last term in Eq. (1A) is much larger than  $|V_{FB}+2\phi|$ , the gate turn on voltage is proportional to  $x_o \sqrt{C_B}$ . Thus for a given relative manufacturing tolerance of  $X_{GT}$  is independent of  $V_{GT}$ , i.e., as  $V_{GT}$  is made smaller its

-7-

absolute controllability increases provided  $V_{\rm GT} \gtrsim |V_{\rm FB} + 2\phi|$ . Therefore gate turn on voltages as low as  $\simeq |V_{\rm FB} + 2\phi|$ , i.e. a few tenths of a volt, can be achieved. For proper circuit operation the supply voltage should not be made much smaller than approximately  $2V_{\rm CT}$ .

### 1.2 Minimum Size MOS Transistor

In this section we determine the approximate minimum size of MOS transistors as a function of the drain voltage  $V_{DD}$  . The results are approximate because they depend on a number of assumptions such as circuit configuration, gate turn on voltages, maximum gate oxide field, and flat band voltage, but should be within a factor of 2 of the actual limiting geometry. The circuit considered is an inverter as shown in the inset of Fig. 1A, page 44. The source of the driver transistor 1 is connected to zero potential. The drain of the pull up transistor 2 is connected to  $V_{DD}$  , while its gate is connected to  $V_{GG}$  . All voltages are referred to the substrate. We arbitrarily chose  $V_{GG} = 2V_{DD}$ , the gate turn on voltage of transistor 1 to be  $V_{GT1} = \frac{1}{2}V_{DD}$  and that of transistor 2 to be  $V_{GT2} = \frac{3}{2}V_{DD}$  when  $V_{o} = V_{DD}$ . This situation is a particular case of the more general problem considered in Appendix 1 (see Fig. 1A). We shall assume that the gate flat band voltage  $V_{FR}$  is equal to -1V. This is approximately the flat band voltage of an n-channel MOS FET with an n silicon gate, if the silicon-silicon dioxide interface charge  $Q_{SS}$  is made negligible ( $\lesssim$  10  $^{11}$  electronic charges per cm  $^2$  for the thin gate oxides considered -- an easily achievable value).

M. Lenzlinger and E. H. Snow<sup>(2)</sup> have studied the conduction mechanism of  $SiO_2$  in detail. They conclude that conduction is contact

-8-

rather than bulk limited and is due to electrons tunneling from the metal or silicon contact, through part of the SiO<sub>2</sub> energy gap, into the SiO<sub>2</sub> conduction band. Thus the current density for a given electric field is independent of oxide thickness  $x_0$  provided that  $x_0$  is large enough. For an n-channel MOS transistor with an Al or n<sup>+</sup> silicon gate the oxide current density is  $^{(2)} \simeq 10^{-10} \text{ A/cm}^2$  for an oxide electric field of  $\pm 6 \cdot 10^6 \text{ V/cm}$ , provided that  $x_0 \gtrsim 50$ %. Since the current density raises rapidly with electric field and destructive breakdown<sup>(3)</sup> of the gate oxide occurs at an electric field somewhat higher than  $6 \cdot 10^6 \text{ V/cm}$ , it is clear that practical devices must operate with gate oxide fields substantially lower than this value. For the present work we shall arbitrarily choose the maximum allowable oxide electric field in a practical device to be  $F_{ox} = 3 \cdot 10^6 \text{ V/cm}$ .

The minimum size of a MOS transistor, for a given drain voltage and substrate doping concentration, will now be determined. The device geometry considered is shown in the inset of Fig. 2. We shall take the minimum channel length, limited by drain-source punch-through, to be twice the drain depletion region thickness at the maximum drain voltage. Then punch-through occurs at a voltage somewhat higher than the maximum drain voltage. Neglecting junction curvature<sup>\*</sup>, the drain depletion region thickness is

$$W = \sqrt{\frac{2\varepsilon(V_{DD} + \varphi)}{q C_B}}$$
(1)

This is a reasonable approximation, since for the geometry considered the depletion region thickness is never greater than the junction radius of the curvature.





where  $\phi$  is the junction built in voltage. The minimum channel length 2r , limited by drain-source punch-through, is obtained by setting  $r\simeq W$  .

Let us consider the gate oxide field limitation. The oxide field is a maximum near the edge of the source of the pull up transistor 2 when  $V_0 = 0V$  (see inset of Fig. 1A). The minimum gate oxide thickness of the pull up transistor 2 is obtained from Eq. (2A) of the appendix. The maximum substrate doping concentration is obtained from Eq. (3A) or from Fig. 1A. The minimum channel length is obtained from Eq. (1). The results are presented in Fig. 2, curve A2. It is assumed that gate oxide growth is a critical manufacturing step so that it is desirable to have both transistors 1 and 2 with the same oxide thickness  $x_0$ . (Conversely, the substrate doping concentration of transistor 1 could have been chosen equal to that of transistor 2. The oxide thicknesses of the transistors would then be different.) For a given oxide thickness, the substrate doping concentration of transistor 1 can be obtained from Eq. (1A) of the appendix and the required gate turn on voltage ( $V_{GT1} = 0.5 V_{DD}$ ). With this doping concentration the minimum channel length of transistor 1 is obtained from Eq. (1). The results are presented in Fig. 2, curve Al. Since both transistors have different substrate doping concentrations it is necessary to start with a wafer appropriate for the substrate of transistor 2, and then increase the doping concentration in the channel region of transistor 1 by ion implantation, for example.

For a given drain voltage, drain-substrate "breakdown" sets an upper limit to the substrate doping concentration, as shown in Fig. 2A,

-11-

page 45 . With this voltage and doping concentration, the minimum channel length 2r is calculated using Eq. (1). The results are presented in Fig. 2, curve B.

Drain "corner" breakdown can be estimated using an expression by A. S. Grove et al<sup>(4)</sup>:

$$F_{c} \simeq \frac{2(V_{D} + \phi)}{W} + \frac{(V_{D} + \phi) - (V_{G} - V_{FB})}{\frac{\varepsilon}{\varepsilon_{ox}} x_{o}}$$
(2)

Here  $F_c$  is the "corner" electric field and W the drain depletion region thickness in absence of the gate.  $V_D$  and  $V_G$  are the drain and gate voltages referred to the substrate.  $V_{FB}$  is the gate flat band voltage referred to the substrate, and  $\varepsilon_{ox}$  is the SiO<sub>2</sub> permittivity. Notice that the "corner" electric field is assumed to be simply the arithmetic sum of the drain junction electric field and the electric field induced in the silicon surface by the gate. When  $F_c$ reaches the critical value  $F_B$  shown in Fig. 4A, page 49, drain "corner" breakdown occurs.

Let us again consider the inverter shown in the inset of Fig. 1A. The driver transistor 1 may have drain "corner" breakdown when its gate is low  $(V_i = 0V)$  and its drain is high  $(V_o = V_{DD})$ . It is assumed that the gate oxide thickness  $x_o$  is chosen the same for both transistors. Then  $x_o$  is obtained, as before, by applying Eq. (2A) of the appendix to transistor 2. The minimum channel length 2r

To insure that the "corner" electric field is correct in the two limiting cases  $W >> 3x_0$  and  $W << 3x_0$ , a factor of 2 has been added to the first term on the right hand side of Grove's<sup>(4)</sup> expression.

-12-

of transistor 1, limited by drain "corner" breakdown, is estimated by setting r = W, where W is obtained from Eq. 2 with  $F_c = F_B \approx$  $1.5 \cdot 10^6 V/cm$  as shown in Fig. 4A. The results are presented in Fig. 2, curve C. The maximum substrate doping concentration limited by drain "corner" breakdown can be obtained from Eq. (1).

Notice that both the drain-substrate and drain "corner" breakdown limitations are less severe than the oxide field limitation. For this reason the junction radius of curvature can be made somewhat smaller than half the channel length as indicated in the inset of Fig. 2.

A minimum size transistor with  $V_{\rm DD} = 0.7V$  has a gate oxide thickness of 50Å as shown in Fig. 2. Since thinner oxides cannot be used due to tunneling from gate to substrate,  $V_{\rm DD} = 0.7V$  is a lower limit to the supply voltage of minimum size transistors. To reduce the supply voltage further it is necessary to reduce the substrate doping concentration, and therefore increase the device size.

### 1.3 Example

As a specific example we shall choose  $V_{DD} = 2V$  and  $V_{GG} = 4V$ . The gate oxide thickness is calculated by applying Eq. (2A) of the appendix to transistor 2. The result is  $x_o = 140^{\text{A}}$  as indicated in Fig. 2, curve A2. The substrate doping concentration of transistor 2 is obtained from Eq. (1A) and the required gate turn on voltage  $(V_{GT2} = 3V$  when  $V_o = 2V$ ). The result is  $C_{B2} = 9.2 \cdot 10^{16} \text{ cm}^{-3}$  as indicated in Fig. 1A and in Fig. 2, curve A2. The substrate doping concentration of transistor 1,  $C_{B1} = 2.7 \cdot 10^{17} \text{ cm}^{-3}$ , is obtained from Eq. (1A), the oxide thickness  $x_o = 140^{\text{A}}$ , and the required gate turn on voltage of transistor 1 (V<sub>GT1</sub> = 1V). The maximum electric field in the gate oxide of transistor 1 is  $1.5 \cdot 10^6$ V/cm , which is smaller than  $F_{\rm ox}$ .

For the voltages and doping concentrations considered in this example, drain-substrate breakdown and drain "corner" breakdown do not occur as shown in Fig. 2. From Eq. (1) the drain depletion region thickness is 0.12µm for transistor 1 and 0.205µm for transistor 2. The minimum channel length, limited by drain-source punch-through is approximately twice the drain depletion thickness or 0.24µm for transistor 1 and 0.41µm for transistor 2, as shown in Fig. 2, curves Al and A2. A typical minimum size silicon gate MOS transistor is shown in Fig. 3. The drain-family and load line of the minimum size inverter we have just designed are presented in Fig. 4. These characteristics have been calculated using a MOS transistor model which includes velocity saturation of the charge carriers and is detailed in Appendix 3.

#### 1.4 Doping Fluctuation Limitation

As the device size is reduced, the number of dopant atoms in a characteristic volume of the device becomes small enough so that its statistical fluctuations can no longer be neglected. The effect of substrate doping fluctuation is to alter the devices I-V characteristics, e.g., gate turn on voltage, and the devices breakdown characteristics, e.g., drain-source punch-through voltage. A chip with  $10^6$  devices will be considered. We shall require that, with an 80% certainty, the substrate doping fluctuations do not alter the gate turn on voltage or the punch-through voltage of any one of the  $10^6$  transistors by more than  $\approx 20\%$ . This 20% variation corresponds to a substrate

-14-

Substrate doping conc. =  $2.7 \cdot 10^{17}$  cm<sup>-3</sup> Gate oxide thickness = 140 Å Field oxide thickness > 500 Å



Fig. 3 Typical silicon gate MOS transistor of minimum size.



Fig. 4 Drain family of the driver transistor and load line of the pull-up transistor of a minimum size static inverter.  $L_1 = Z_2 = 0.24 \ \mu\text{m}, \ L_2 = Z_1 = 0.96 \ \mu\text{m}, \ C_{B1} = 2.7 \cdot 10^{17} \ \text{cm}^{-3}, \ C_{B2} = 9.2 \cdot 10^{16} \ \text{cm}^{-3}; \ x_0 = 140 \ \text{Å}, \ \mu = 250 \ \text{cm}^2/\text{V} \ \text{sec} \ \text{and} \ V_{FB} = -1.0 \ \text{V} \ \text{for both transistors.} \ (\alpha = 1, \ \text{see Appendix 3}).$ 

doping fluctuation of approximately 40% when measured in a volume  $W^3$ , W being a characteristic depletion thickness of the device. For a minimum size transistor with the geometry indicated in the inset of Fig. 2 we have  $W \simeq r$ . With an 80% certainty, the doping fluctuation does not exceed 40% in any one of the 10<sup>6</sup> cubes of volume  $r^3$ , if these cubes have on the average  $\simeq 170$  ionized dopant atoms. The smallest size transistor shown in Fig. 2 corresponds to a driver transistor with a gate oxide thickness of 50Å, a substrate doping concentration of  $4 \cdot 10^{17}$  cm<sup>-3</sup>, and a channel length  $2r = 0.15\mu$ m. Such a transistor has  $\simeq 170$  dopant atoms in a volume  $r^3$  of the substrate. Since this is an extreme case, we conclude that doping fluctuation is an important device limitation although less severe than oxide "breakdown".

#### 1.5 Power Dissipation Limitation

In this section we shall show that for fully dynamic MOS circuits, the power dissipation density does not limit device size or packing density although it does set an upper limit to the frequency of operation. In static MOS circuits power dissipation is the most important limitation of the number of circuit functions per chip.

First we shall consider a fully dynamic or complementary inverter in which both transistors are never on simultaneously. Power dissipation occurs only when charging and discharging the load capacitance. It is assumed that each inverter output is connected to the input of the following inverter (fan out = 1), so that the load capacitance C is the sum of the gate and drain capacitance of transistor 1 (see inset of Fig. 1A). The power dissipation density of densely packed dynamic inverters is

$$P = \frac{C V_{DD}^2}{S} f$$
(3)

where f is the switching frequency, S the area occupied by an inverter, and  $\frac{1}{2}$  CV<sup>2</sup><sub>DD</sub> is the energy dissipated while charging or discharging the load capacitance C. It has been assumed that the clock driver is off the chip. The power dissipation required to gate the pull up transistor 2 on and off has not been taken into account, since it is dissipated off the chip. The power dissipation density at 10 MHz of several densely packed minimum size dynamic inverters is presented in Table 1.

In static inverters the gate voltage  $V_{GG}$  is constant so that the pull up transistor is always on. Thus, in addition to the power dissipation associated with charging and discharging the load capacitance, there is power dissipation due to current flowing through both transistors when they are simultaneously on. The drain characteristics of transistor 1 and the load line of a particular static inverter are shown in Fig. 4. From characteristics such as these the power dissipation density of several densely packed minimum size static inverters have been calculated assuming 50% duty cycle. The results are also presented in Table 1.

The power dissipation density of densely packed minimum size static inverters is seen to be very large. Thus power dissipation is the principal limitation of the number of circuit functions per chip, except in circuits such as read only memories in which only a small fraction of the devices dissipate most of the power. TABLE 1. Power dissipation density P of an integrated silicon chip with densely packed, minimum size inverters. Assumptions:  $V_{GG} = 2V_{DD}$ ,  $V_{GT1} = 0.5 V_{DD}$ ,  $V_{GT2} = 1.5 V_{DD}$ . For dynamic inverter  $L_1 = L_2 = Z_1 = Z_2 = 2r$ . Inverter surface  $S \simeq 90r^2$ . Power calculated at 10 MHz. For static inverter  $L_1 = Z_2 = 2r$ ,  $L_2 = Z_1 = 8r$ ,  $S \simeq 190r^2$ . The load capacitance C is equal to the gate plus drain junction capacitances of transistor 1.

| Туре    | V <sub>DD</sub><br>volt | 2r<br>µm | x<br>o<br>A | C<br>F                   | s<br>cm <sup>2</sup>    | P<br>W/cm <sup>2</sup> |
|---------|-------------------------|----------|-------------|--------------------------|-------------------------|------------------------|
|         | •                       |          |             |                          |                         |                        |
| Dynamic | 1                       | 0.25     | 72          | 4.6 • 10 <sup>-16</sup>  | 1.4 • 10 <sup>-8</sup>  | 0.32                   |
| Dynamic | 2                       | 0.41     | 140         | $6.7 \cdot 10^{-16}$     | 3.8 • 10 <sup>-8</sup>  | 0.71                   |
| Dynamic | 4                       | 0.72     | 274         | 11.0 • 10 <sup>-16</sup> | 12.0 • 10 <sup>-8</sup> | 1.5                    |
| Static  | 1                       | 0.18     | 72          |                          | 1.5 • 10 <sup>-8</sup>  | 960.0                  |
| Static  | 2                       | 0.24     | 140         |                          | $2.7 \cdot 10^{-8}$     | 2000.0                 |
| Static  | 4                       | 0.32     | 274         |                          | 4.9 · 10 <sup>-8</sup>  | 4100.0                 |
| Static  | 7                       | 0.41     | 475         |                          | 8.0 · 10 <sup>-8</sup>  | 6900.0                 |
|         |                         |          |             |                          |                         |                        |

The reason for this high power dissipation density is that for a minimum size static inverter the current through the pull up transistor is higher than necessary. If the current through the pull up transistor could be reduced until the charging time constant of the load capacitance were, say, 1/10 of one cycle, the current through the pull up transistor would be  $10 \cdot CV_{DD} \cdot f$  when  $V_o = 0$  volt, and the power dissipation density would be  $P \approx 6 \frac{CV_{DD}^2}{S} f$ . In this case, as with a fully dynamic MOS FET circuit, power dissipation would only limit the operating frequency. The use of an MOS pull up transistor with the required current results in a channel length which is too long for the efficient use of area. This problem could be avoided if the pull up transistors are replaced by high  $\Omega$  per square resistors. However, 10 M $\Omega$  resistors would typically be required. This problem will be discussed in detail for bipolar circuits.

#### 1.6 Metal Migration Limitation

When a high current density flows through a metallic conductor, migration of the metallic atoms occurs<sup>(5)</sup>. This phenomenon is an important reliability consideration in both MOS and bipolar integrated circuit design. Divergence of the metallic migration current produces thinning of the conductor, which ultimately leads to catastrophic "strip burn out". Thus the instantaneous current density in aluminum conductors of integrated circuits should be kept substantially below  $10^{6} \text{A/cm}^{2}$ .<sup>(5)</sup> Ohmic drop must also be considered. At  $10^{6} \text{A/cm}^{2}$  the ohmic drop in aluminum conductors is  $\simeq 3V/\text{cm}$ . We shall see that metal migration and power dissipation are two closely related limitations.

Let us consider the supply lines. For a given power dissipation P and supply voltage  $V_{CC}$  , the total average current that must be carried by the supply lines is  $I = P/V_{CC}$ . Therefore for a given power dissipation, supply voltage and conductor current density, the total supply line cross section area is independent of circuit complexity. Maintaining the present day power dissipation density and metalization thickness ( $\simeq$  lµm) we can expect the relative chip area occupied by supply lines to remain approximately independent of circuit complexity. For a given clock pulse rise and fall time constant  $\tau$  the maximum instantaneous clock line current is I  $\simeq$  CV  $_{CC}/\tau$  , where C is the load capacitance. If  $\tau$  is, say, 1/10th of a cycle, the total instantaneous current in the clock lines is  $I \simeq 10P_d/V_{CC}$ , where  $P_d$  is the dynamic power dissipation associated with C . The total current is again proportional to power dissipation, so we can expect that the relative chip area occupied by clock lines will also remain approximately independent of circuit complexity, provided that the metalization thickness is not reduced.

As power dissipation, metal migration does not limit the device size, but rather limits the packing density of static (noncomplementary) circuits and the frequency and/or packing density of dynamic (or complementary) circuits.

As an example, consider a chip with  $10^6$  fully dynamic minimum size inverters with  $V_{DD} = 2V$  and  $V_{GG}$  switched between 0 and 4V. We shall assume that an aluminum line of width and thickness equal to 2r (i.e., 0.41µm) is connected to  $V_{GG}$  of  $10^3$  inverters. The gate capacitance of the  $10^3$  transistors is ~0.42 pF. With a maximum

allowable instantaneous current density in the metal line of  $10^{5}$ A/cm<sup>2</sup> and a rise time equal to, say, 1/10 of a cycle, the maximum frequency of this particular circuit, limited by metal migration, would be 10 MHz.

#### 2. Limitations of the Planar Bipolar Technology

### 2.1 Principal Limitations

To maximize the packing density of bipolar integrated circuits it is necessary to minimize the supply voltage and the size (or capacitance) of the individual devices.

The supply voltage cannot be lower than one diode drop ( $\simeq 0.6V$ ). Otherwise, the transistors could not be turned on. The minimum supply voltage for proper circuit operation is typically 2 to 3 diode drops depending on the circuit. For example, the minimum supply voltage of an RTL (resistor-transistor logic) gate is approximately two diode drops.

For a given supply voltage and doping concentration profile, the minimum transistor size is determined by punch-through, a condition where depletion regions overlap. To further reduce the device size it is necessary to reduce the depletion thicknesses by increasing doping concentrations and reducing the supply voltage. The maximum doping concentrations are determined by junction field emission "breakdown". (At high doping concentrations the principal reverse-conduction mechanism of p-n junctions is tunneling of carriers across the junction, as discussed in Appendix 2). Thus a minimum size transistor has its breakdown voltage equal to its punch-through voltage. Statistical fluctuations of the doping concentration can reduce the breakdown or punch-through voltages. It is therefore necessary to set the supply voltage somewhat lower than the breakdown or punch-through voltage of the device.

-23-

It will be shown that the maximum packing density of fully active bipolar circuits is determined by power dissipation. The packing density of integrated circuits which are not fully active (e.g., readonly memories in which only a small fraction of the devices dissipate most of the power) becomes limited by the area occupied by transistors, interconnections, and passive devices.

The analysis is necessarily approximate since it requires a number of assumptions such as the geometry of the devices, the circuit configuration and the maximum allowable power dissipation.

#### 2.2 Breakdown and Punch-Through Limitation

An isoplanar bipolar transistor is shown in Fig. 5a. Since the base region is lightly doped compared to the emitter and collector, the depletion regions of the two junctions extend mainly into the base. For given voltages and base doping concentration, the minimum base region thickness is determined by punch-through, a condition where the depletion regions extending from the emitter and collector junctions overlap. The maximum base doping concentration C<sub>B</sub> is determined by collector junction "breakdown" as shown in Fig. 2A of the appendix, page 45. The minimum base thickness r will be set equal to  $r_{c} + r_{E}$ , where  $r_{c} = \sqrt{2\epsilon(V_{CB} + \phi)/qC_{B}}$  is the collector junction depletion thickness and  $r_E = \sqrt{2\epsilon \phi/qC_B}$  is the emitter junction depletion thickness when the emitter is connected to the base.  $V_{CR}$  is the collector-base voltage,  $\varepsilon$  the silicon permittivity,  $\varphi$  the junction built-in voltage and q the electronic charge. The minimum base thickness r of an isoplanar transistor, determined by collector junction breakdown and base punch-through, is presented in Fig. 6 curve A. The

-24-





Fig. 5 Approximate cross section of minimum size bipolar transistors. An isoplanar transistor is shown in Fig. 5a and a transistor with diffused isolation is shown in Fig. 5b. The minimum size isoplanar transistor occupies an area of approximately 22r x 9r  $\approx$  200r<sup>2</sup>, where r is the base thickness.



Fig. 6 Solid line indicates the minimum base thickness of an isoplanar transistor for a given collector-base voltage, determined by collector-junction breakdown and base punch-through. The collector-base voltage must be derated due to base doping fluctuations as indicated by the dashed line.

-26-

maximum substrate doping is equal to  $C_{\rm B}^{}$  , since both the substrate and base doping concentrations are limited by collector junction breakdown. If the substrate has a doping concentration  $C_{\rm R}$  , the depletion region extending from the collector into the substrate has a thickness  $r_{c}$  . For a given base thickness, the minimum size of an isoplanar transistor can be determined approximately by geometrical considerations as shown in Fig. 5a. The isolation regions are broad enough to avoid punch-through between the collectors of adjacent transistors. The etch required to define the isolation regions is assumed isotropic and the silicon dioxide layer is grown thick enough to avoid inversion of the underlying silicon. The minimum size isoplanar transistor shown in Fig. 5a, with a substrate doping concentration equal to C<sub>B</sub> and with square emitter, base and collector contacts, occupies an area of  $\simeq 200 \text{ r}^2$  and has a collector capacitance of  $\simeq$  350 ·  $\epsilon$ ·r . If the circuit packing density is limited by power dissipation rather than by the area occupied by the devices, it is convenient to reduce the collector capacitance by reducing the substrate doping concentration. The isolation regions must then be made broader to avoid punch-through between the collector regions of adjacent transistors. A transistor with the geometry shown in Fig. 5a except for broader isolation regions, with square emitter, base and collector contacts and with a substrate doping concentration equal to  $\frac{1}{10}$  C<sub>R</sub> , occupies an area  $\simeq 280 \text{ r}^2$  and has a collector capacitance of  $\simeq 180 \cdot \epsilon \cdot r$  .

A planar bipolar transistor with diffused isolation is shown in Fig. 5b. The area occupied by a minimum size transistor of this type can be estimated by making several approximations. The emitter region is degenerate and has a doping concentration of  $\simeq 10^{21} \text{cm}^{-3}$ . The doping concentration of the base, which is made lower than that of the emitter

to insure good emitter efficiency, can be as high as  $\simeq 10^{19} \text{cm}^{-3}$ . We make the simplifying assumptions that the doping concentration of the epitaxial collector region is considerably lower than that of the base, and that the collector junction depletion region does not reach the n<sup>+</sup> buried collector. For a given collector-base voltage, the maximum collector doping concentration  $C_{C}$  determined by collector junction breakdown can then be obtained directly from Fig. 2A of the Appendix. The collector junction depletion thickness is  $r_{c} \simeq \sqrt{2\epsilon (V_{CB} + \phi)/qC_{c}}$ . With this depletion thickness, the minimum size of a transistor with diffused isolation can be estimated using geometrical considerations as shown in Fig. 5b. The result is that a minimum size transistor with diffused isolation occupies ~ 2.1 times more area and has a collector capacitance  $\simeq$  2.5 times greater than a minimum size isoplanar transistor with the same voltage rating, contact area, and substrate doping concentration. The increased area and capacitance of the transistor with diffused isolation is mainly due to the separation between the base and isolation diffusion which is required to avoid punch-through between these regions. In what follows only the isoplanar transistor is considered.

#### 2.3 Doping Fluctuation Limitation

As devices are made smaller the number of dopant atoms in a characteristic volume of the device decreases until its statistical fluctuations become important. Consider a minimum size isoplanar transistor designed to have a collector junction breakdown voltage equal to the base punch-through voltage  $V_{CB}$ , as in the previous section. The effect of base doping fluctuation is to decrease the breakdown voltage (if  $C_{B}$  increases) or decrease the punch-through voltage (if  $C_{B}$  decreases).
Thus due to base doping fluctuations the maximum allowable collectorbase voltage must be derated. A chip with  $10^6$  isoplanar transistors will be considered. We shall arbitrarily choose the maximum allowable collector-base voltage  $V_{CBM}$  in such a way that, with an 80% certainty, none of the  $10^6$  transistors will have a collector breakdown or punchthrough voltage lower than  $V_{CBM}$ .

The amount by which the collector-base voltage  $V_{CB}$  must be derated due to base doping fluctuations can be estimated as follows. The breakdown or punch-through voltages are altered significantly only if the base doping fluctuation causes a doping concentration variation in a volume  $\approx r_{C}^{3}$  or greater;  $r_{C}$  is the collector junction depletion thickness. The collector junction depletion region of a minimum size isoplanar transistor such as the one shown in Fig. 5a, can typically be divided into 30 cubes of volume  $r_{C}^{3}$ . The doping fluctuation  $\Delta C_{B}$  which, with an 80% certainty, is not exceeded in any of the 30·10<sup>6</sup> cubes of volume  $r_{C}^{3}$  is given by

$$\Delta C_{\rm B} \approx 5.8 \cdot \frac{\sqrt{n}}{r_{\rm C}^3} = 5.8 \cdot \sqrt{\frac{C_{\rm B}}{r_{\rm C}^3}}$$
(4)

This calculation assumes that the number of dopant atoms in a volume  $r_{\rm C}^3$  has a Gaussian distribution with mean  $n \equiv C_{\rm B} r_{\rm C}^3$  and standard deviation  $\sqrt{n}$ . The result does not depend strongly on the number of cubes assumed. The maximum allowable collector-base voltage  $V_{\rm CBM}$  is determined either by breakdown (with a base doping concentration  $C_{\rm B} + \Delta C_{\rm B}$ ) or by punch-through (with a doping concentration  $C_{\rm B} - \Delta C_{\rm B}$ ), whichever is smaller, and is presented in Fig. 6 curve B. Notice that the maximum collector-base voltage determined by breakdown and punch-through must be derated by

-29-

about 1.4V due to base doping fluctuations. In a practical design the collector-base voltage must be derated further due to the manufacturing tolerances of the base doping concentration .

## 2.4 Power Dissipation Limitation

All bipolar transistor circuits have some sort of current limiting devices such as resistors and current sources. These current limiting devices can usually not be avoided even in complementary circuits due to the low impedance of the base-emitter junctions. The power dissipation of a circuit can be divided into static power dissipation (associated with the steady state currents) and dynamic power dissipation (associated with transient current which charge and discharge the circuit capacitances). The dynamic power dissipation is proportional to frequency. The static power dissipation of digital circuits is determined primarily by the current limiting devices in the circuit and not by the active transistors, since these are either on or off. The resistors can be chosen to obtain the desired static power dissipation density. These resistors and the circuit capacitances then determine the circuit time constants, which in turn set an upper limit to the frequency of operation. The maximum frequency of operation of bipolar integrated circuits is therefore determined either by dynamic power dissipation, by the circuit time constants which depend on the static power dissipation, or, in saturating circuits, by the lifetime of minority carriers in the base.

Let us examine the simple circuit shown in the inset of Fig. 7. The circuit consists of a series of resistor-transistor logic (RTL) inverters connected in cascade (fan out = 1), so that half of the inverters are in the high level state and half are in the low level state.

-30-



Fig. 7 For a given frequency of operation f and static power dissipation  $P_s$ , the maximum number of inverters n and resistor value R are determined for the particular circuit indicated. At the frequency f the dynamic power dissipation is  $P_d \approx 0.36 P_s$ . It is assumed that the equivalent capacitance of the resistors is equal to the collector junction capacitance of the transistors (i.e.  $180 \cdot \epsilon \cdot r$  with  $r = 0.07 \mu m$ ).

The supply voltage is 1.2V so the minimum base thickness of the isoplanar transistors is  $r = 0.07 \mu m$  as shown in Fig. 6. If the substrate doping concentration is equal to 1/10th of the base doping concentration, the minimum size isoplanar transistor occupies an area of  $\simeq 280~{
m r}^2$  and has a collector capacitance of  $\simeq 180 \cdot \epsilon \cdot r$ , as indicated in a previous section. We assume that each resistor (including inter-connections) occupies the same area as a transistor, so that each inverter occupies  $\simeq 840 \text{ r}^2$ . This area corresponds to a maximum density of  $\simeq 2.4.10^7$  inverters per cm<sup>2</sup>. At this packing density, the value R of the resistors required to have a static power dissipation density of  $1 \text{ W/cm}^2$  is  $\simeq 20 \text{ M}\Omega$ . The risetime of the collector of a transistor that is turned off is approximately  $\tau$  = RC , where C is the total capacitance associated with the collector node, i.e., collector junction capacitance plus capacitance of the two resistors connected to the collector. In our example  $\tau \simeq 77$  nsec if we assume that the equivalent capacitance of each resistor is equal to the collector junction capacitance. Assuming that the recovery time of the transistor is shorter than  $\tau$  , the maximum frequency of operation is determined by the collector risetime and is of the order of  $1/5\tau \simeq$ 2.6MHz . The dynamic power dissipation density at 2.6MHz is approximately 0.36W/cm<sup>2</sup>.

This example illustrates two important limitations of densely packed bipolar integrated circuits. First, the resistor values required to have a reasonable static power dissipation density are exceedingly large. Secondly, the maximum frequency of operation is limited to quite low values by both the circuit time constants and by dynamic power dissipation. Notice that at the maximum frequency f = 1/5RC, the dynamic

-32-

power dissipation of n inverters is  $P_d = nf CV^2 = nV^2/5R$ , which is approximately 0.36  $P_s$  for the circuit considered above and is independent of C.  $P_s$  is the static power dissipation of n inverters.

For a given frequency of operation f and maximum power dissipation per chip P , the maximum number of inverters per chip n and the resistor value R can be determined from Fig. 7 for the particular circuit considered.

We conclude that the minimum power dissipation per circuit function is determined by the required frequency of operation and by the supply voltage and circuit capacitances. This minimum power dissipation sometimes can not be achieved because high enough ohm per square resistors are not available. Power dissipation limits the number of circuit functions per chip in fully active bipolar circuits. In circuits which are not fully active such as read-only memories in which only a small fraction of the devices dissipate most of the power, the area occupied by the devices and interconnections becomes the limiting factor.

### 2.5 Metal Migration Limitation

The considerations on metal migration made for MOS circuits are also valid for bipolar circuits. We limit our discussion here to a particular example. Consider a 1 cm<sup>2</sup> chip with 10<sup>6</sup> minimum size inverters, a supply voltage of 1.2V, a static power dissipation of 1W and a dynamic power dissipation of 0.36W at 100 MHz, as shown in Fig. 7. We assume that a supply line is connected to  $2 \cdot 10^3$  inverters. The maximum mean current in this line is 2.3 mA. If a maximum current density of  $10^5 \text{A/cm}^2$  is allowed, the minimum conductor cross section area required would be 2.3 ( $\mu$ m)<sup>2</sup>.

-33-

For a metallization thickness of lum, all supply lines would occupy an area of approximately 0.23 cm<sup>2</sup>.

## 2.6 High Valued Resistors

To improve the yield it is convenient to use the same processing steps to make the transistors and resistors in the integrated circuit. The highest sheet resistance is obtained by using the base region of the isoplanar transistors. Let us consider a minimum size 1.2V transistor with a base region thickness of  $r = 0.07\mu m$  and a base doping concentration of  $2.3 \cdot 10^{18} cm^{-3}$  as shown in Fig. 6. The I-V characteristic of a one-square pull up resistor is calculated using field effect transistor equations and is presented in Fig. 8. The current at v = 0V is  $\approx 5 \cdot 10^{-5} A$  which corresponds to a linear resistor of  $\approx 24 \text{ K}\Omega$  per square.

Alternative high ohm per square resistors are MOS resistors and cermet (ceramic-metal) thin film resistors. Sheet resistances of 7-25 K $\Omega$  per square are obtained with good controllability by using nonsaturated MOS transistors as resistors.<sup>(6)</sup> For example, the minimum size MOS pull up transistor considered in Fig. 4 has a sheet resistance of  $\simeq 9$ K $\Omega$ per square. Cermet resistors are manufactured with sheet resistances up to  $\simeq 10$ K $\Omega$  per square.

The maximum attainable sheet resistance is an important limitation of fully active bipolar circuits. Let us again consider the circuit shown in the inset of Fig. 7. The maximum packing density is obtained by increasing the length to width ratio of the resistors until the densly packed chip has an acceptable power dissipation density. The base region of a minimum size 1.2V isoplanar transistor has a sheet resistance of  $\simeq 24 \text{KO}$  per square as shown in Fig. 8. The minimum width

-34-



Fig. 8 I-V characteristic of the base region of a minimum size 1.2V isoplanar transistor used as a pull-up resistor. The emitter and collector regions are connected to 1.2V. The base width and length are equal.

resistor occupies  $\simeq 6(\mu m)^2$  of chip area per MΩ . The static power dissipation density of a densly packed chip is  $1W/cm^2$  if the length to width ratio of the resistors is chosen to be  $\simeq 110$ . In this case most of the chip area is occupied by the resistors. The packing density is then  $\simeq 6.5 \cdot 10^6$  resistors per cm<sup>2</sup> and the maximum frequency of operation is  $\simeq 2$  MHz.

#### 3. Conclusions

The maximum packing density of planar integrated circuits is obtained by minimizing the supply voltages and the area occupied by the devices. The principal physical limitations of MOS transistors which determine the minimum device size for given supply voltages are oxide breakdown, drain-substrate breakdown, drain "corner" breakdown and substrate doping fluctuations. These four limitations determine minimum device sizes of the same general order of magnitude, oxide breakdown being the most severe limitation as shown in Fig. 2. The minimum size of isoplanar bipolar transistors for a given supply voltage, is determined by collector junction breakdown, base punch-through and base doping fluctuations as shown in Fig. 6.

A minimum size 1.2V MOS driver transistor with a channel length to width ratio of 1 has a channel length of  $\approx 0.2 \ \mu\text{m}$ , a gate oxide thickness of  $\approx 83 \ \text{\AA}$ , a substrate doping concentration of  $3 \cdot 10^{17} \ \text{cm}^{-3}$ , an area of  $\approx 0.6 \ (\mu\text{m})^2$  and a gate plus drain junction capacitance of  $\approx 4 \cdot 10^{-4} \ \text{pF}$ . A minimum size 1.2V isoplanar bipolar transistor with a substrate doping concentration equal to 1/10th the base doping, has a base thickness of  $\approx 700 \ \text{\AA}$ , a base doping concentration of  $\approx 2.3 \cdot 10^{18} \ \text{cm}^{-3}$ , an area of  $\approx$  1.4  $(\mu m)^2$  and a collector capacitance of  $\approx$  1.3·10<sup>-3</sup> pF. For minimum size devices of equal voltage rating, the MOS transistor has a factor of 2-3 advantage in area and capacitance over the bipolar transistor.

In fully active bipolar or static non-complementary MOS circuits the number of devices per chip is limited by power dissipation. The required frequency of operation and the circuit capacitances determine an upper limit to the resistor values. The available resistors (diffused, MOS or cermet) often do not have a high enough sheet resistance for the efficient use of area. The resistors and the supply voltage determine the power dissipation per circuit function. If resistors and bipolar transistors are to be made with the same manufacturing steps, it is convenient to use the base region of the isoplanar transistors as depletion mode resistors. Then sheet resistances of 10 to 30 K $\Omega$  per square are obtained. As an example, let us consider a fully active circuit with a supply voltage of 1.2V as shown in Fig. 7. If base resistors with a length to width ratio of 10 are used, a static power dissipation of  $1 \text{ W/cm}^2$  is obtained with ~  $3 \cdot 10^5$  inverters per cm<sup>2</sup> (i.e.  $9 \cdot 10^5$  devices per cm<sup>2</sup>). Taking into account the parasitic capacitances, the maximum frequency of operation of this circuit is  $\approx$  150 MHz as shown in Table 2. At 150 MHz the total power dissipation is  $\approx$  1.4 W/cm<sup>2</sup>.

The power dissipation per transistor in read-only memories is low because there are many driver transistors per pull up resistor. The maximum packing density of read-only memories is therefore limited by the area occupied by the devices and interconnections. The maximum frequency is limited by metal migration and by the circuit time constants. Both MOS and bipolar read-only memories require two level metalization.

-37-

|                                                            | Isoplanar Bipolar<br>Density Frequency |     | Static non-complementary<br>MOS |           | Dynam               | Dynamic MOS |  |
|------------------------------------------------------------|----------------------------------------|-----|---------------------------------|-----------|---------------------|-------------|--|
|                                                            |                                        |     | Density                         | Frequency | Density             | Frequency   |  |
|                                                            | (1)                                    | (2) | (1)                             | (2)       |                     |             |  |
| 1.2V inverters with<br>240 KO diffused or<br>MOS resistors | 9 • 10 <sup>5</sup>                    | 150 | 9 • 10 <sup>5</sup>             | 200       | -                   | 200         |  |
|                                                            |                                        |     |                                 |           | (3)                 | (4)         |  |
| 2V fully dynamic inverters                                 | -                                      | -   | -                               | -         | 3 · 10 <sup>7</sup> | 30          |  |
|                                                            | (3)                                    | (6) | (3)                             | (6)       |                     |             |  |
| 1.2V, 1 cm <sup>2</sup> read only<br>memory (5)            | y<br>1 · 10 <sup>8</sup>               | 0.5 | 1 • 10 <sup>8</sup>             | 0.5       |                     | -           |  |

Table 2: Maximum packing density (devices per cm<sup>2</sup>) and corresponding maximum frequency of operation (MHz) of several bipolar and MOS transistor integrated circuits

(1) Determined by static power dissipation  $P_s = lW/cm^2$ (2) Determined by the circuit time constants

(3) Determined by the area occupied by transistors and interconnections (4) Determined by dynamic power dissipation  $P_d = 2.1W/cm^2$  and/or metal migration (5) Two level metallization assumed

(6)Determined by metal migration and/or the circuit time constants. -38-

A l cm<sup>2</sup> static read-only memory can have up to  $\approx 1.10^8$  transistors operating at a maximum frequency of  $\approx 0.5$  to 2 MHz, as shown in Table 2. The frequency of operation can be increased by decreasing the packing density or the area of the circuit. At these high packing densities, the maximum frequency is approximately inversely proportional to the number of devices in the read-only memory.

Fully dynamic or complementary MOS circuits have essentially no static power dissipation. The packing density of these circuits is therefore limited by the area occupied by the transistors and interconnections, and the frequency is limited by dynamic power dissipation as shown in Table 2 and Fig. 1.

We conclude that read-only memories will reach approximately the same performance and packing density with MOS and bipolar technologies, while fully active circuits will reach the highest levels of integration with dynamic MOS or complementary MOS technologies.

Two recent developments have been charge coupled devices and complementary bipolar circuits. Present day MOS charge coupled shift registers occupy approximately 1/4 the area of MOS transistor shift registers<sup>(7)</sup> due to the elimination of the supply lines and the source and drain diffusion regions. Charge coupled devices (CCD's) have gate oxide field and punch-through limitations similar to those of ordinary MOS transistors. We can therefore expect the maximum packing density of CCD shift registers to be of the order of 4 times greater than that of MOS transistor shift register, as with present masking techniques. In complementary bipolar circuits most of the static power dissipation is due to the base current of the transistors. The power dissipation per transistor is therefore lower than in conventional circuits (e.g. Fig.7) but higher than in complementary MOS circuits. The maximum packing density of fully active complementary bipolar circuits lies between  $10^6$  and  $10^7$  devices per cm<sup>2</sup>.

To manufacture minimum size devices mask alignment tolerance of 100 to 200 Å are required. Such tolerances are compatible with electron beam pattern generation techniques. For example, 1000 Å metal lines have already been fabricated (8). We can therefore envision integrated circuits approaching the packing densities summarized in Table 2 in the near future.

# REFERENCES - PART I

| 1.  | B. E. Deal et al., J. Electrochem. Soc. <u>114</u> , 266 (1967).                                           |
|-----|------------------------------------------------------------------------------------------------------------|
| 2.  | M. Lenzlinger and E. H. Snow, J. Appl. Phys. 40, 278 (1969).                                               |
| 3.  | N. Klein, IEEE Trans. on Electron Devices, <u>ED-13</u> , 788 (1966).                                      |
| 4.  | A. S. Grove, O. Leistiko, and W. W. Hooper, IEEE Trans. on<br>Electron Devices, <u>ED-14</u> , 157 (1967). |
| 5.  | I. A. Blech and E. S. Meieran, Appl. Phys. Lett. 11, 263 (1967).                                           |
| 6.  | L. Vadasz, IEEE Trans. on Electron Devices, <u>ED-13</u> , 459 (1966).                                     |
| 7.  | L. Altman, Electronics <u>44</u> , 13,50 (1971).                                                           |
| 8.  | S. Magdo, M. Hatzakis, and C. H. Ting, IBM Jour. Research and Development <u>15</u> , 446.                 |
| 9.  | H. Weinerth, Solid-State Elect. 10, 1053 (1967).                                                           |
| 10. | A. G. Chynoweth et al., Phys. Rev. <u>118</u> , 425 (1960).                                                |
| 11. | S. L. Miller, Phys. Rev. 105, 1246 (1957).                                                                 |
| 12. | J. Shields, J. Electronics and Control <u>6</u> , 130 (1959).                                              |
| 13. | J. C. Irvin, Bell System Tech. J. <u>41</u> , 387 (1962).                                                  |
| 14. | R. A. Logan and A. G. Chynoweth, Phys. Rev. 131, 89 (1963).                                                |
| 15. | S. M. Sze and G. Gibbons, Solid-State Elect. 9, 831 (1966).                                                |
| 16. | D. Frohman-Bentchkowsky and L. Vadasz, IEEE Jour. Solid-State                                              |
|     | Circuits, <u>SC-4</u> , 57-64 (1969).                                                                      |
| 17. | D. Frohman-Bentchkowsky and A. S. Grove, IEEE Trans. on Electron Devices, <u>ED-16</u> , 108-113 (1969).   |
|     |                                                                                                            |

APPENDIX 1: MAXIMUM SUBSTRATE DOPING CONCENTRATION

Circuit design considerations frequently require that the gate turn on voltage have a specified value  $V_{GT}$  at a specified source voltage  $V_{S}$ . This requirement and the maximum allowable gate oxide field  $F_{ox}$  set an upper limit to the substrate doping concentration.

The gate turn on voltage is

$$V_{\text{GT}} = V_{\text{FB}} + V_{\text{S}} + 2\phi + \frac{x_{o}}{\varepsilon_{ox}} \sqrt{2\varepsilon q C_{B}(V_{\text{S}} + 2\phi)}$$
 (1A)

The minimum oxide thickness is

$$x_{o \min} = \frac{(V_{G \max} - V_{FB}) - (V_{S \min} + 2\phi)}{F_{ox}}$$
(2A)

Here  $V_{G \max} - V_{S \min}$  is the maximum gate-source voltage. The maximum substrate doping concentration is determined from Eqs. (1A) and (2A) by setting  $x_0 = x_{0 \min}$ . The result is

$$C_{B \max} = \left[ \frac{V_{GT} - V_{FB} - V_{S} - 2\phi}{V_{G \max} - V_{FB} - V_{S \min} - 2\phi} \right]^{2} \frac{\varepsilon_{ox}^{2} F_{ox}^{2}}{2\varepsilon_{q}(V_{S} + 2\phi)}$$
(3A)

The particular circuit shown in the inset of Fig. 1A will now be considered. To be specific we shall require that  $V_{GT1} = \frac{1}{2} V_{DD}$ and  $V_{GT2} = V_{GG} - \frac{1}{2} V_{DD}$  when  $V_o = V_{DD}$ . Here  $V_{GT1}$  and  $V_{GT2}$  are the gate turn on voltages of transistors 1 and 2 respectively (see Fig. 1A). The maximum substrate doping concentration limited by oxide field is obtained by applying Eq. (3A) to each transistor. For transistor 1

$$C_{B1} \leq \left[\frac{\frac{1}{2}V_{DD} - V_{FB} - 2\phi}{V_{DD} - V_{FB} - 2\phi}\right]^2 \frac{\varepsilon_{ox}^2 F_{ox}^2}{2\varepsilon_q 2\phi}$$
(4A)

For transistor 2

$$C_{B2} \leq \left[\frac{V_{GG} - \frac{3}{2}V_{DD} - V_{FB} - 2\phi}{V_{GG} - V_{FB} - 2\phi}\right]^{2} \frac{\varepsilon_{ox}^{2} F_{ox}^{2}}{2\varepsilon_{q}(V_{DD} + 2\phi)}$$
(5A)

Equation (5A), which is a more severe limitation than Eq. (4A), is plotted in Fig. 1A for the case  $V_{FB} = -1 V$  and  $F_{OX} = 3 \cdot 10^6 V/cm$ .

#### APPENDIX 2: REVERSE BREAKDOWN OF LOW VOLTAGE SILICON JUNCTIONS

Several authors <sup>(9-12)</sup> have measured the reverse "breakdown" voltage of one-sided silicon step junctions. Their results are presented in Fig. 2A. The "breakdown" voltage  $V_B$  is defined as the applied voltage at a specified reverse current density. H. Wienerth<sup>(9)</sup> has shown that field emission is the main reverse conduction mechanism of low voltage diodes ( $V_B \lesssim 3V$ ), whereas high voltage diodes ( $V_B \gtrsim 8V$ ) are limited by avalanche breakdown. The reverse characteristics of diodes in the intermediate range ( $3V \lesssim V_B \lesssim 8V$ ) can be explained<sup>(9)</sup> by avalanche multiplication of the field emission current.

A reverse biased  $n^+p$  junction is shown in Fig. 3A. Electrons can tunnel through the energy gap from the p to the  $n^+$  side as shown in



Fig. 1A Maximum substrate doping concentration  $C_B$  of the pull up transistor of an inverter, as a function of  $V_{DD}$  and  $V_{GG}$ , determined by the maximum allowable gate oxide electric field  $F_{ox}$ .

-44-



Fig. 2A Reverse "breakdown" voltage  $V_B$  of one sided silicon step junction diodes as a function of doping concentration  $C_B$ . "Breakdown" is defined to occur when the reverse current density reaches the indicated value. Experimental data by several authors are shown. (9-12) For the data of Weinerth (9) and Chynoweth et al., (10) doping concentration was obtained from the resistivity using a curve by J.C. Irvin. (13) The field emission curves are theoretical (see text). These curves can only be used to the left of the arrows, since at higher voltages avalanche multiplication is important. The experimental avalanche breakdown curve by S.L. Miller(11) is also shown.



Fig. 3A Energy band diagram of a reverse biased  $n^+$  p dlode. The arrow shows the electron tunneling path.

the figure. This field emission current is equal to the product of the number of electrons per unit time attempting to cross the energy barrier, and their probability P of getting across. P is given approximately by the expression:

$$P = e^{-2kx}$$
(6A)

where k is the average wave vector in the "forbidden" energy gap and

$$x = \sqrt{\frac{2\varepsilon}{qC_B}} \left[ \sqrt{y + E_g} - \sqrt{y} \right]$$
(7A)

is the tunneling distance as shown in Fig. 3A.  $E_g$  and y are expressed in eV. q is the electronic charge,  $\varepsilon$  the permittivity of silicon and  $C_B$  the substrate doping concentration. The simplest reasonable approximation is to assume that the number of electrons attempting to cross the energy barrier per unit time is proportional to the energy range dy , so that the field emission current density is approximately

$$J = A \int_{0}^{V-\theta} e^{-2kx} dy$$
 (8A)

The average wave vector  $\overline{k}$  was calculated from the tunnel diode data of R. A. Logan et al<sup>(14)</sup>, and from data on the resistance of reverse biased zener diodes taken by H. Weinerth<sup>(9)</sup>. Both calculations give  $\overline{k} \simeq 1/10 \text{ A}^{-1}$ . The proportionality factor A was chosen to fit the experimental data by H. Weinerth (shown in Fig. 2A) at  $V_{\text{R}} = 3$  volts.

The "breakdown" voltage given by Eq. (8A) is plotted in Fig. 2A for several current densities. Also is shown the experimental avalanche breakdown curve by S. L. Miller<sup>(11)</sup>. The maximum electric field in the junction at "breakdown" was calculated from the data presented in Fig. 2A, using the standard expressions for one-sided step junctions. The results are plotted in Fig. 4A. The theoretical field emission curve fits the experiment quite well. H. Wienerth<sup>(9)</sup> calculated the field emission current of intermediate voltage diodes ( $3V \lesssim V_B \lesssim 8V$ ), assuming that the reverse current is given by avalanche multiplication of the field emission current. These results (which are not shown) also fit the theoretical field emission curve quite well.

The "breakdown" voltage is reduced if the junction has curvature. The avalanche breakdown voltage as a function of curvature and substrate doping concentration has been calculated by S. M. Sze and G. Gibbons<sup>(15)</sup>.

# APPENDIX 3: CURRENT-VOLTAGE CHARACTERISTICS OF SMALL SIZE MOS TRANSISTORS

As the channel length of an MOS transistor is made smaller, two corrections to the standard theory<sup>(16)</sup> should be considered. First, the drain and source depletion regions are no longer negligible compared to the channel length. Second, charge carrier velocity saturation becomes important. One-dimensional analysis, including these two corrections, is used to find an upper and lower bound to the drain current.

#### One-dimensional analysis

The metal-oxide-semiconductor (MOS) transistor is essentially a two-dimensional device. It can, however, be analyzed approximately





as a one-dimensional device, provided that i) the channel plus substrate charge per unit area is determined exclusively by the gate voltage and not by the source or drain voltages (all voltages are referred to the substrate), and ii) the electric field component along the channel should be small compared to the normal component in the silicon surface. Both conditions are satisfied in the central region of the channel defined by  $W_S < x < (L-W_D)$ . L is the channel length and  $W_S$  and  $W_D$  are the source and drain depletion region thicknesses in absence of the gate, as shown in Fig. 5A. Thus the onedimensional analysis can be applied only to the central region of the channel. The problem is then to determine the boundary conditions, i.e., the channel voltages at  $x = W_S$  and  $x = (L-W_D)$ . This is a difficult problem because two-dimensional analysis cannot be avoided.

We shall consider an n-channel device. The charge per unit area induced in the silicon by the gate voltage is the sum of the channel charge per unit area -Q and the depletion region space charge per unit area  $-\sqrt{2\epsilon q C_B V}$ . V is the substrate band bending,  $C_B$  the substrate doping concentration,  $\epsilon$  the silicon permittivity and q the electronic charge. The electric field in the gate oxide is  $(V_G - V_{FB} - V) / x_o$ , where  $V_{FB}$  is the flat band voltage and  $x_o$  the oxide layer thickness. Thus

$$Q + \sqrt{2\epsilon q C_B V} = C_0 (V_G - V_{FB} - V)$$
(9A)

where  $C_0 \equiv \epsilon_0 / x_0$  is the oxide capacitance per unit area.  $\epsilon_{0x}$  is the oxide permittivity.



p-Substrate

Fig. 5A Cross section of an n-channel MOS transistor. Drain and source depletion regions in absence of the gate extend to the dashed lines. The x,y coordinates used in the analysis are shown. The drain current  $\mbox{I}_{\mbox{D}}$  can be obtained by solving the differential equation

$$I_{D} = Z \int_{0}^{W} qn(x,y) v(x,y) dy \equiv Z Q v_{eff}$$
(10A)

where n and v are the charge carrier concentration and velocity, Z the channel width,  $Q \equiv \int_{0}^{W} q n dy$  is the channel charge per unit area given by Eq. (9A) and  $v_{eff}$  is the effective carrier velocity. We approximate the effective carrier velocity by

$$v_{eff} = v_{o} \frac{dV/dx}{\frac{dV}{dx} + \frac{v_{o}}{\mu_{eff}}}$$
(11A)

This expression has the correct behavior at the two asymptotes. For low electric fields in the x direction  $v_{eff} \simeq \mu_{eff} \frac{dV}{dx}$ , where  $\mu_{eff}$ is the effective mobility. For high electric fields in the x direction  $v_{eff} \simeq v_o$ , where  $v_o = 1 \cdot 10^7 \frac{cm}{sec}$  is the saturation velocity of electrons in silicon.

The solution of Eq. (10A) with the boundary conditions  $V = V_1$ at  $x = x_1$  and  $V = V_2$  at  $x = x_2$ , is

$$I_{D} = \frac{2C_{o}\mu_{eff}}{[L' + \frac{\mu_{eff}}{v_{o}} (v_{2} - v_{1})]} \{ (v_{G} - v_{FB}) (v_{2} - v_{1}) - \frac{1}{2} [v_{2}^{2} - v_{1}^{2}] - \frac{2}{3C_{o}} \sqrt{2\epsilon q C_{B}} [v_{2}^{3/2} - v_{1}^{3/2}] \}$$
(12A)

where L'  $\equiv x_2 - x_1$ . Notice that the effect of charge carrier velocity saturation is to replace the length L' by  $[L' + \frac{\mu_{eff}}{v_o}]$  $(v_2 - v_1)]$ . Equation (12A) is only valid for  $v_1 \leq v_2 < v_{2sat}$  where V<sub>2sat</sub> is the channel saturation voltage defined by

$$\frac{\partial I_{\rm D}}{\partial V_2} \bigg|_{V_2 = V_2 \text{ sat}} = 0$$
(13A)

It can be shown that when  $V_2 = V_{2sat}$  the charge carriers at  $x = x_2$ have the saturation velocity  $v_0$ , so that the channel charge per unit area at  $x = x_2$  is

$$Q(V_{2sat}) = \frac{I_D}{Zv_0}$$
(14A)

In addition, if  $V_2 = V_{2sat}$  the electric field along the channel dV/dx is infinite at  $x = x_2$ . Since the electric field cannot be infinite we conclude that the channel voltage at  $x = (L-W_D)$  is always smaller than  $V_{2sat}$ .

The dependence of the effective mobility on the electric field component normal to the silicon surface was not taken into account when integrating Eq. (10A). This effect can be approximated by an empirical relation<sup>(16)</sup> between  $\mu_{eff}$  and the "average" electric field component normal to the silicon surface, defined by

$$E_{S} = [V_{G} - V_{FB} - \frac{1}{2}(V_{1} + V_{2})] \frac{C_{o}}{\varepsilon}$$

#### Upper bound

At the source the substrate band bending V at onset of strong inversion is  $V = V_S + 2\phi$ . At the drain it is  $V = V_D + 2\phi$ .  $\phi$  is

\* This statement is also confirmed by a first order two-dimensional analysis of the fields near the drain <sup>(17)</sup>.

the difference between the Fermi level and the intrinsic Fermi level in the bulk of the substrate. An upper bound to the drain current can be obtained from Eq. (12A) by setting L' equal to  $(L - W_S - W_D)$ ,  $V_1 = V_S + 2\phi$  and  $V_2 = V_D + 2\phi$  or  $V_2 = V_{2sat}$  whichever is smaller. This is equivalent to applying the one-dimensional analysis from  $x_1 = W_S$  to  $x_2 = (L - W_D)$ , but instead of using the correct (but unknown) boundary conditions  $V_1$  and  $V_2$ , we use a lower bound for  $V_1$  and an upper bound for  $V_2$ . As a result the drain current obtained by this approximation is an upper bound to the actual current. Standard theory <sup>(16)</sup> and this upper bound are compared with experiment for a particular MOS transistor in Figs. 6A,a and b.

#### Lower bound

A lower bound to the drain current is obtained from Eq. (12A) by setting L' equal to the source-drain spacing L,  $V_1 = V_S + 2\phi$  and  $V_2 = V_D + 2\phi$  or  $V_2 = V_{2sat}$  whichever is smaller. This is equivalent to assuming that the one-dimensional analysis is valid from source to drain. This approximation underestimates the channel charge per unit area near the drain and near the source, because even without the gate, the substrate is already depleted near the drain or the source. Thus we conclude that this approximation is a lower bound to the drain current. This lower bound is compared with experiment in Fig. 6A,c.

#### Summary and conclusions

The gate turn on voltage  $~V_{\rm GT}~$  is obtained from Eq. (9A) by setting V = V\_{\rm S}+ 2\varphi~ and Q = 0 . The result is

-54-



Fig. 6A (a) Standard theory, (b) upper bound and (c) lower bound are compared with the experimental drain characteristics of a particular MOS transistor. The transistor characteristics are L =  $3.4\mu$ m, Z =  $51\mu$ m, V<sub>FB</sub> = -1.0V, x<sub>0</sub> = 1100Å, C<sub>B</sub> =  $2.8 \cdot 10^{15}$  cm<sup>-3</sup> and  $\mu$  =  $0.0770 - 1.25 \cdot 10^{-9}$ . E<sup>S</sup> [m<sup>2</sup>/Vsec]. The source voltage is V = 0V. All voltages are referred to the substrate.

$$V_{\text{GT}} = V_{\text{FB}} + V_{\text{S}} + 2\phi + \frac{1}{C_{o}} \sqrt{2\epsilon q C_{B}(V_{\text{S}} + 2\phi)}$$
(15A)

If  ${\tt V}_{\rm G}\,\leq\,{\tt V}_{\rm GT}$  ,  ${\tt I}_{\rm D}$  = 0 . If  ${\tt V}_{\rm G}$  >  ${\tt V}_{\rm GT}$ 

$$I_{D} = \frac{2C_{o} \mu_{eff}}{[L - \alpha(W_{S} + W_{D}) + \frac{\mu_{eff}}{V_{o}}(V_{D} - V_{S})]} \{ (V_{G} - V_{FB} - 2\phi - \frac{1}{2} V_{D}')V_{D}' + (V_{G} - V_{FB} - 2\phi - \frac{1}{2} V_{S})V_{S} - \frac{2}{3C_{o}} \sqrt{2\epsilon q C_{B}} + (V_{G} - V_{FB} - 2\phi - \frac{1}{2} V_{S})V_{S} - \frac{2}{3C_{o}} \sqrt{2\epsilon q C_{B}} + (V_{D} + 2\phi)^{3/2} - (V_{S} + 2\phi)^{3/2} \} \}$$

$$(16A)$$

where  $V'_D = V_D$  or  $V'_D = V_{Dsat}$ , whichever is smaller.

The drain saturation voltage V<sub>Dsat</sub> is defined by

$$\frac{\partial I_D}{\partial V_D} = 0$$
 (17A)  
$$v_D = v_{Dsat}$$

(The drain depletion region  $W_D$  is kept constant during the differentiation). In Eq. (16A) it is understood that  $V_D \geq V_S$  and that neither the source nor the drain junctions are in forward conduction. An upper bound to the drain current is obtained from Eq. (16A) by setting  $\alpha = 1$ . A lower bound is obtained with  $\alpha = 0$ . The correct value of the factor (or function)  $\alpha$  can only be obtained from two-dimensional analysis or from experiment. The present analysis guarantees that  $0 < \alpha < 1$ .

Equation (16A) is the same as the standard expression except for two additional terms in the denominator:  $-\alpha(W_S + W_D)$  which takes into account the depletion regions and  $\frac{\mu_{eff}}{v_o}(V_D' - V_S)$  which is due to velocity saturation of the charge carriers.

The standard expression is quite good even for channel lengths as small as 4 µm because the two corrective terms are of similar magnitude and opposite sign. The upper and lower bounds do not differ by more than a factor of 2, even for the smallest MOS transistor determined by fundamental physical limitations.

## PART II

## POWER SCHOTTKY DIODE DESIGN AND COMPARISON

WITH THE JUNCTION DIODE

# -59-

# List of Symbols

| Eg                | Semiconductor energy band gap, eV                                                       |
|-------------------|-----------------------------------------------------------------------------------------|
| ε                 | Absolute permittivity of the semiconductor                                              |
| ξ                 | Electric field                                                                          |
| ξ <sub>B</sub>    | Maximum electric field in the semiconductor at the reverse breakdown voltage $V_R$      |
| φ                 | Schottky energy barrier measured from the Fermi level in the metal, eV                  |
| φ'                | Built in potential in junction diode, eV                                                |
| ħ                 | Planck's constant divided by $2\pi$                                                     |
| k                 | Boltzmann constant                                                                      |
| l                 | Semiconductor thickness                                                                 |
| [Le] <sub>p</sub> | Electron diffusion length in p region                                                   |
| mo                | Free electron rest mass                                                                 |
| m                 | Effective mass of electrons in the metal                                                |
| m*                | Effective mass of conduction electrons in the semiconductor                             |
| n                 | Electron concentration in thermal equilibrium                                           |
| ni                | Electron concentration of intrinsic semiconductor in thermal equilibrium                |
| [Po] <sub>n</sub> | Hole concentration in equilibrium in the n region                                       |
| Nd                | Donor concentration                                                                     |
| Nt                | Recombination-generation centers per unit volume                                        |
| Q .               | Electronic charge                                                                       |
| Т                 | Absolute temperature                                                                    |
| τ <sub>e</sub>    | Electron lifetime                                                                       |
| μ                 | Mobility                                                                                |
| V <sub>R</sub>    | Reverse breakdown voltage of a plane diode, i.e., diode<br>with no fringe field effects |

v<sub>th</sub> Thermal velocity

w Space charge region thickness

Capture cross-section of generation-recombination center assumed equal for electrons and holes

 $n = \frac{kT}{q} \log_{e} \left[ \frac{N_{c}}{N_{d}} \right]$ 

σ

Energy difference (in eV) between the conduction band edge and Fermi level in the bulk of the semiconductor.  $N_c$  is the conduction band effective density of states.

## 1. Schottky Diode Characteristics

Consider an n-type semiconductor with a rectifying Schottky barrier on one side and an injecting contact on the other, as shown in Fig. 1. We assume that both contacts are blocking for holes so that hole current can be neglected. For low reverse bias the dominant current flow mechanism is thermionic emission due to the electrons which acquire sufficient thermal energy to go over the energy barrier from the metal to the semiconductor as shown in Fig. 2. We refer to this thermionic current density as  $\ensuremath{\mathsf{J}_{\mathrm{TE}}}$  . In this figure is also shown schematically the energy distribution of electrons which contribute to the current. This distribution is peaked at some energy  $E_{x0}$ . For thermionic emission  $E_{x0} \simeq E_F + q\phi$ . As the reverse bias is increased the barrier becomes thinner and excited electrons with sufficient thermal energy tunnel through the energy barrier from the metal to the semiconductor. This current density  $(J_{TFE})$  is referred to as thermionic field emission. In this case  $E_F < E_{xo} < (E_F + q\phi)$ . As the reverse bias is further increased E decreases until it reaches the Fermi level, i.e.,  $E_{xo} \simeq E_F$ . This is the field emission regime and is also shown in Fig. 2.

Apart from these reverse current mechanisms of the Schottky barrier, there is avalanche multiplication and breakdown in the semiconductor, as in a reverse-biased one-sided step junction diode. In Fig. 3 are plotted the current contributions of a reverse biased Schottky diode. It can be seen that the reverse voltage of a Schottky diode is limited either by avalanche breakdown

-61-



Fig. 1 Energy diagram of a Schottky diode. Electron energy is plotted vertically. The conduction and valence bands of the n-type semiconductor are shown. The rectifying Schottky barrier is on the left and the injecting contact for electrons is on the right.

-62-



Fig. 2 Expanded view of the metal-semiconductor interface of the diode of Fig. 1 under high reverse bias. As the electric field is increased, the reverse current goes from thermionic emission (TE), to thermionic field emission (TFE), and finally to field emission (FE). The energy distributions of electrons that contribute to the current are shown schematically on the right for the three regimes.

-63-



Fig. 3 Three current contributions of a reverse biased Schottky diode: thermionic emission (TE), thermionic field emission (TFE) and avalanche multiplication. In this case avalanche breakdown limits the reverse voltage of the dtode. (This is an Al-Si diode. The silicon has a doping concentration  $N_d = 1.6 \cdot 10^{15} \text{ cm}^{-3}$ . The TFE curve is calculated. The avalanche curve is only schematic).
or by thermionic field emission current<sup>\*</sup>. It will be shown in connection with Fig. 9 that for silicon Schottky diodes with a reverse breakdown voltage higher than  $\simeq 5V$  avalanche is the limiting factor. For lower voltage diodes the limiting factor is thermionic field emission.

The thermionic emission reverse current density is

$$J_{\rm TE} = \frac{qm(kT)^2}{2\pi^2 \hbar^3} \exp\left[-\frac{q\phi}{kT}\right]$$
(1)

where  $\phi$  is the Schottky barrier height and m is the effective mass of the electron in the metal. (Image force lowering has been neglected). Equation (1) is plotted in Fig. 4. Thermionic field emission current density is approximately

$$J_{\rm TFE} = \frac{q^2 \sqrt{kT} \, \mathrm{Am} \, \xi}{(2\pi)^{3/2} \, \hbar^2 \sqrt{m^*}} \, \exp\left[-\frac{q\phi}{kT} + \frac{(\hbar q \, \xi)^2}{24 \cdot m^* (kT)^3}\right]$$
(2)

where  $\xi$  is the electric field at the metal-semiconductor interface, m\* is the effective mass of the electron in the semiconductor, and A is of the order of unity. Equations (1) and (2) are derived in Appendix 1. The ratio of thermionic field emission to thermionic emission current  $J_{TFE}/J_{TE}$  is plotted in Fig. 5. It can be seen from this figure and from Fig. 3 that the thermionic field emission current resembles a "soft" reverse breakdown. Equation (2) uses the effective mass approximation. A more accurate determination of  $J_{TFE}$  and  $J_{FE}$ is outlined in Appendix 3.

In exceptional cases pure field emission may be the limiting factor, see Section 6.



Fig. 4 Reverse thermionic emission current density  $J_{TE}$  of a Schottky diode as a function of barrier height  $\phi$  and temperature. The effective mass m of the electrons in the metal has been set equal to the free electron rest mass  $m_0$ .



Fig. 5 Solid lines: Ratio of thermionic field emission to thermionic emission current,  $J_{TFE}/J_{TE}$ , as a function of temperature and the electric field  $\xi$  at the metal-semiconductor interface. For this plot A has been set equal to unity. The dot-dash lines are the contours at which the current distribution is peaked at the indicated energy below the barrier peak  $\Delta E = E_F + q\phi - E_x$ . Dashed lines: zone where WKB and integral approximations breakdown (see Appendix 1).

An idealized forward characteristic of the device is sketched in Fig. 6. From A to B we have a thermionic emission regime, i.e., most of the forward voltage drop occurs across the depletion region. From B to C the ohmic drop across the bulk of the semiconductor dominates. This is the ohmic regime. As we increase the forward bias the conduction electron concentration increases above its thermal equilibrium value due to injection from the back contact. At C the excess carrier concentration becomes comparable to the donor concentration. From C to D we have a space charge limited regime with a background of positively charged donors. At D the excess carrier concentration has raised the electron quasi-Fermi-level enough to begin de-ionizing the donors. At E all donors are de-ionized. From E to F we have simple space charge limited current. In all cases we have assumed that there are no charged traps in the semiconductor. In an actual device some of these regimes may not be present, depending on the relative position of the change-over voltages. Also there is considerable overlap of regimes which is not shown in the figure.

For currents below point C and for  $V \stackrel{>}{\sim} \frac{kT}{q}$  the forward voltage drop across the diode is

$$V = \frac{kT}{q} \log_{e} \left[ \frac{mJ}{m*J_{TE}} \right] + \frac{\ell}{qN_{d}\mu} J$$
(3)

where J is the current density,  $\ell$  the thickness of the semiconductor, and  $\mu$  the electron mobility. The first term is the forward junction (thermionic emission) voltage drop and the second term is the ohmic drop across the semiconductor. It is assumed that the back contact is a good injecting contact so that its contribution to the

-68-



Fig. 6 Idealized forward I-V characteristic of an n-type Schottky diode free of charge traps. AB is determined by thermionic emission, BC by ohmic drop, CD by space charge limited current with a background of positively charged donors, and EF is simple space charge limited current. Overlap of regimes is not shown. forward voltage drop may be neglected. The transition from the ohmic regime BC of Fig. 6 to the space charge limited regime CD occurs at

$$J_{c} \simeq \frac{8}{9} \frac{q^{2} N_{d}^{2} \mu \ell}{\varepsilon}$$
(4)

so Eq. (3) is valid as long as  $J \ll J_c$ . In normal applications where the semiconductor is not intrinsic,  $J_c$  is so large that Eq. (3) is valid for all practical current densities. In the space charge limited regime EF of Fig. 6 (J >>  $J_c$ ) the current density is related to the forward voltage drop through<sup>(1)</sup>

$$J = \frac{9}{8_{\ell}} \frac{\mu \varepsilon}{3} \left( \nabla - \phi \right)^2$$
(5)

assuming that no charged traps are present.

## 2. Schottky Diode Design

The design of a Schottky diode is an iterative process. First a specific metal-semiconductor Schottky barrier is chosen. We check whether an adequate injecting back contact can be made on the semiconductor and whether both contacts are metallurgically reliable. We also check whether the hole current can be neglected with respect to the electron current. For the n-type diode we are now considering this is the case if  $Eg - \phi - \eta \gg kT/q$ , where  $\eta$  is the energy difference (in eV) between the conduction band edge and the Fermi level in the bulk of the semiconductor. From an estimate of the maximum allowable reverse current density at low reverse voltage  $J_{TE}$  we determine the maximum allowable junction temperature  $T_{max}$  from Fig. 4. The maximum reverse voltage of the diode must now be specified. From it the maximum reverse voltage  $V_R$  of a plane diode (i.e., a diode with no fringe field effects) can be estimated<sup>\*</sup>. This voltage  $V_R$  uniquely determines the doping concentration  $N_d$  and the length  $\ell$  of the semiconductor as shown below. In first approximation, breakdown occurs when the electric field at the metal-semiconductor interface reaches some critical value  $\xi_B$ . The maximum reverse voltage  $V_R$  is related to  $\xi_B$  through

$$V_{R} + \phi = \begin{cases} \xi_{B} \ell - \frac{qN_{d}}{2\epsilon} \ell^{2} & \ell \leq_{W} = \frac{\epsilon \xi_{B}}{qN_{d}} \\ \frac{\epsilon \xi_{B}^{2}}{2q N_{d}} & \ell \geq_{W} \end{cases}$$
(6)

Notice that the functional form of Eq. (6) depends on whether or not the thickness  $\ell$  of the semiconductor is greater than the depletion width w at the maximum reverse voltage  $V_R$ . We wish to choose  $\ell$ and  $N_d$  such that Eq. (6) is satisfied at the desired maximum reverse voltage  $V_R$  and that the conductance of the semiconductor per unit area  $\sigma = qN_d \mu/\ell$  is maximized. These conditions are satisfied if

$$\ell = \frac{3}{2} \frac{(v_R + \phi)}{\xi_B} = \sqrt{\frac{\varepsilon(v_R + \phi)}{qN_d}}$$
(7)

and

$$N_{d} = \frac{4}{9} \frac{\varepsilon \xi_{B}^{2}}{q(V_{R} + \phi)}$$
(8)

Thus, for a given  $V_R$  we can calculate  $\ell$  and  $N_d$  if  $\xi_B$  is known. This optimization is valid if the fringe field lowering of the reverse

<sup>&</sup>lt;sup>\*</sup>For a Schottky diode with guard ring a paper by Sze and Gibbons<sup>(2)</sup> is useful. Also, see Reference (3).

breakdown voltage is made relatively small. The reverse voltage of the diode is limited by thermionic field emission or by avalanche breakdown, whichever determines the smallest  $\xi_{\rm B}$  . To determine the thermionic field emission limitation we must specify the maximum allowable reverse current  $J_{TFE}$  at  $V_{R}$  . From Fig. 5 the maximum electric field  $\xi_{R}$  at the metal-semiconductor interface limited by thermionic field emission may be determined for a given  $T_{max}$  . Although avalanche ionization rates can be estimated theoretically for an arbitrary semiconductor, it is more accurate to use experimental results. For some semiconductors, e.g., Ge, Si, GaAs and  $GaP^{(4,5)}$ 6), the avalanche breakdown voltages of one-sided step junctions have been measured as a function of the doping  $N_d$  . Assuming that the reverse voltage is limited by avalanche, we can determine N, directly from these data using  $V_{\text{breakdown}} = \frac{9}{8} V_{\text{R}}$ . The 9/8 factor arises because the one-sided step junctions used in the experiments have l > w, whereas the Schottky diode has l < w at the maximum reverse voltage. The argument leading to the 9/8 factor is shown in Fig. 7 and is valid if the ionization rates at  $\xi = \frac{1}{3} \xi_{\rm B}$  are negligible. Knowing  $N_d$  we can determine from Eq. (8) the maximum electric field  $\xi_{\rm R}$  limited by avalanche breakdown. We use  $\xi_{\rm R}$  determined by thermionic field emission or by avalanche breakdown (whichever is smaller) to calculate l and  $N_d$  from Eqs. (7) and (8). The forward characteristics of the diode can now be obtained from Eq. (3). If this forward IV characteristic is not adequate for the specific application other metal-semiconductor Schottky barriers must be considered.



Fig. 7 Electric field  $\xi$  in an optimally designed Schottky diode at maximum reverse voltage  $V_R$ . The metal semiconductor interface is at x = 0 and the back injecting contact is at  $x = \ell$ . The cross-hatched area represents  $V_R + \phi$ . If the reverse voltage is limited by avalanche breakdown, the total triangle area is the avalanche breakdown voltage  $V_R' + \phi'$  of a one-sided step junction diode (for which  $\ell_n \geq \frac{3}{2} \ell$ ). Notice  $(V_R' + \phi') = \frac{9}{8} (V_R + \phi)$ .

## -74-

## 3. Example

We wish to design an n-type silicon Schottky diode with a reverse breakdown voltage  $V_{\rm R}$  of 100V. (This is the reverse breakdown voltage of a plane diode and can be approached by proper consideration of the fringe fields). First we consider a gold-silicon Schottky barrier which has  $\phi \simeq 0.79V$  <sup>(7)</sup>. We shall set the maximum allowable reverse current density  $J_{TE}$  equal to 10 mA/cm<sup>2</sup> since this gives a reasonable upper limit to the power dissipation of the reverse biased diode. From Fig. 4 we find that the gold-silicon junction has  $J_{TE} = 10 \text{ mA/cm}^2$  at T = 155°C. Gold makes a poor metallurgical contact on silicon. Therefore, we shall consider aluminum which produces a barrier height of  $\phi = 0.69V$  on silicon<sup>(8)</sup>. With this barrier height we obtain a reverse current density of  $J_{TE} = 10 \text{ mA/cm}^2$  at 105°C, so we shall limit the maximum temperature to this value. Assuming that the reverse voltage is limited by avalanche breakdown, we determine the doping concentration N<sub>d</sub> directly from measured avalanche breakdown voltages in silicon one-sided step junctions. We enter  $V = \frac{9}{8} \cdot 100V$  (instead of  $V_{\rm R} = 100V$ , as discussed in the previous section) in the avalanche breakdown voltage versus doping concentration plot<sup>(4)</sup>, to find  $N_d = 1.6 \cdot 10^{15} \text{ cm}^{-3}$ . From Eq. (8) this gives  $\xi_{\rm R}$  = 2.4 · 10<sup>5</sup> V/cm. To determine the thermionic field emission limitation we specify the maximum allowable current, at the reverse voltage  $V_{R}$ , to be  $J_{TEE} = 10 \cdot J_{TE} (105^{\circ}C)$ . Using Fig. 5 with  $T_{max} = 105^{\circ}C$ and A  $\simeq$  1 , we get  $\sqrt{m_o/m^{\ast}}\ \xi_B^{}\simeq$  0.86  $\cdot$  10  $^6 \rm V/cm$  . For conduction electrons in silicon  $m^* = 1.1 \text{ m}_{o}$ , so  $\xi_{B} \simeq 9 \cdot 10^{5} \text{V/cm}$ . Since the maximum electric field  $\xi_B$  determined by avalanche breakdown is

smaller, it is avalanche that limits the reverse voltage of the diode. Thus we set  $N_d = 1.6 \cdot 10^{15} \text{ cm}^{-3}$  and, from Eq. (7),  $\ell = 6.4 \ \mu\text{m}$ . Using the last term in Eq. (3) we obtain the resistance of the semiconductor times the diode area equal to  $3.4 \cdot 10^{-3} \Omega \text{ cm}^2$ . We have used  $\mu = 735 \text{ cm}^2/\text{Vsec}$  for electrons in silicon with a doping N<sub>d</sub> =  $1.6 \cdot 10^{15} \text{ cm}^{-3}$  and a temperature of  $105^{\circ}\text{C}$ . The transition from the ohmic regime to the space charge limited regime occurs at a current density given by Eq. (4):  $J_c = 2.7 \cdot 10^4 \text{A/cm}^2$ . The forward voltage drop given by Eq. (3) is valid for  $J < J_c$ , i.e., for all practical current densities. From Eq. (3) the forward voltage drop at  $J = 100 \text{ A/cm}^2$  and  $105^{\circ}$ C is 0.64V. The finished device structure is shown in Fig. 8. The n<sup>+</sup> layer is to obtain a good ohmic contact to the n region and for mechanical support of the device. The three reverse current components of this diode have been plotted in Fig. 3. We have repeated the design for several values of reverse breakdown voltage; the results are plotted in Fig. 9. For this figure, the reverse voltage limited by thermionic field emission is defined to occur when  $J_{TFE}/J_{TE} \simeq 10$  at  $105^{\circ}$ C.

## 4. Space Charge Limited Diode

In this section we shall compare the performance of two high voltage Schottky diodes; one with an n-type semiconductor and one with an intrinsic semiconductor. We assume that the forward voltage drop is substantially greater than the Schottky barrier energy so we neglect the voltage drop at the barrier. We also assume that the reverse breakdown voltage  $V_R$  occurs when the maximum electric



Fig. 8 Energy diagram of an optimally designed 100 V n-type aluminum-silicon Schottky diode.



Fig. 9 Semiconductor resistance times diode area as a function of the reverse breakdown voltage  $V_R$ of an optimally designed n-type silicon Schottky diode. Notice that the reverse voltage is limited by avalanche breakdown for diodes with  $V_R \gtrsim 5 V$ and by thermionic field emission for lower voltage diodes. For this plot avalanche data by Shields<sup>(4)</sup> has been used.

-77-

field in the semiconductor reaches the critical value  $~\xi_{B}^{}$  . Removal of both these simplifying assumptions favors the n-type diode. The semiconductor of the i-type diode has a thickness  $l_i = V_R^2 / \xi_B$ . The optimum thickness  $l_p$  and doping concentration  $N_d$  of the semiconductor in the n-type diode are given by Eqs. (7) and (8). The forward voltage drop of the n-type diode is  $\frac{\ln}{qN_d \mu_n} J$  for current densities lower than that given by Eq. (4). At higher current densities the forward voltage drop is approximately  $\sqrt{(8J\ell_n^3)/(9\mu_n\epsilon)}$  . The forward voltage drop of the space charge limited i-type diode is  $\sqrt{(8Jl_i^3)/(9\mu_i\epsilon)}$ . At low current densities the forward voltage drop across the n-type diode is smaller. At higher current densities the forward voltage drop across the i-type diode is smaller. We assume that  $\mu_n = \mu_i$ , which is reasonable since a high voltage Schottky diode has low doping concentration. The forward voltage drop  $V_F$  at which both diodes have the same current density can be calculated from the above equations. The result is  $V_{\rm F} \simeq 0.26 \cdot V_{\rm R}$ . In normal applications a diode is used at current densities for which  $V_{\rm F} << 0.26 \cdot V_{\rm R}$  . In this case the performance of an n-type diode is always better than that of a space charge limited diode, since for a given forward voltage drop the current density in the n-type diode is larger than that of the i-type diode. We conclude that for a Schottky diode it is not desirable to use an intrinsic semiconductor. On the contrary, for high voltage junction diodes a large performance advantage can be obtained by introducing a high resistivity layer between the heavily doped p and n regions, thus forming a p in structure. Diodes of this type are discussed in the next section.

#### 5. Optimum Design of Junction Diodes and Comparison with the

#### Schottky Diode

Two junction diodes will be considered. First a  $p^+in^+$  structure in which the high level diffusion length of electrons and holes is one third of the lightly doped i region thickness or larger. In this case electron and hole space charges nearly cancel in forward conduction, thus inhibiting space charge limiting of current. As a result the forward voltage drop across the i region is small. Because the conductivity of the i region increases with increasing forward current, the i region is said to be conductivity modulated. The second junction diode to be considered is a  $p^+n$  one-sided step junction in which conductivity modulation can be neglected, i.e., the hole diffusion length in the n region is much smaller than the n region thickness.

The optimum design and characteristics of Schottky,  $p^+n$  and  $p^+in^+$  diodes are summarized in Table 1. Some characteristics of the  $p^+in^+$  diodes are derived in Appendix 2. Notice that the optimum n region thickness  $\ell_n$  and doping  $N_d$  of the  $p^+n$  diode are similar to those of the Schottky diode. The values of  $\ell_n$  and  $N_d$  have been chosen to maximize the conductance of the n region per unit area for a given reverse breakdown voltage  $V_R$ . Notice also that the total forward voltage drop is the sum of the junction voltage drop  $V_j$ , plus a resistive voltage drop  $V_\delta$ , which is the voltage drop across the semiconductor in the Schottky diode, the n region in the  $p^+n$ 

| Table 1. See Refs. (12, 13) and Appendix 2      |                                                                                                                   |                                                                                                                                                                   |                                                                                                                                                                                                                               |
|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                 | Schottky                                                                                                          | p <sup>+</sup> n                                                                                                                                                  | p <sup>+</sup> in <sup>+</sup>                                                                                                                                                                                                |
| Reverse Breakdown<br>Voltage V <sub>R</sub>     | v <sub>R</sub>                                                                                                    | v <sub>R</sub>                                                                                                                                                    | v <sub>R</sub>                                                                                                                                                                                                                |
| Thickness Ł                                     | $\ell = \frac{3(v_{R}+\phi)}{2\xi_{B}}$                                                                           | $\ell_{\mathbf{n}} = \frac{3(\mathbf{v}_{\mathbf{R}} + \boldsymbol{\phi}^{\dagger})}{2\boldsymbol{\xi}_{\mathbf{B}}}$                                             | $\ell_{1} = \frac{(v_{R} + \phi^{*})}{\xi_{B}}$                                                                                                                                                                               |
| Doping<br>Concentration N <sub>d</sub>          | $\frac{\varepsilon(V_{R}^{+}\phi)}{q\ell^{2}}$                                                                    | $\frac{\varepsilon(v_{R}^{*}\neq')}{q\ell_{n}^{2}}$                                                                                                               | $\ll \frac{2\epsilon (v_{\mathbf{R}}^{+} \mathbf{p}^{\prime})}{q\ell_{1}^{2}}$                                                                                                                                                |
| Reverse Current<br>Density J <sub>R</sub>       | $\frac{J_{R} = AT^{2}exp\left[-\frac{q\phi}{kT}\right]}{A = \frac{qmk^{2}}{2\pi^{2}\hbar^{3}}}$                   | $J_{R} = J_{gen} + J_{diff}$ $J_{gen} = \frac{qn_{1}}{2\tau} W$ $J_{diff} = q \left[ \frac{P_{o}L_{h}}{\tau_{h}} \right]_{n}$                                     | $\frac{J_{R} = J_{gen}}{J_{gen} = \frac{qn_{i}}{2\tau}W}$                                                                                                                                                                     |
| Forward Current<br>Density J                    | $J = \frac{m^*}{m} J_R \exp\left[\frac{qV_j}{kT}\right]$                                                          | $J = J_{gen} exp \left[ \frac{qV_j}{2kT} \right] + J_{diff} exp \left[ \frac{qV_j}{kT} \right]$<br>for $V_j < \frac{2kT}{q} \log_e \left[ \frac{Nd}{n_1} \right]$ | $J = \frac{\sqrt{2}qn_{i}L_{i}}{\tau_{i}} \tan h \left[\frac{\ell_{i}}{\sqrt{2}L_{i}}\right] \exp\left[\frac{qV_{j}}{2kT}\right]$                                                                                             |
| Resistive Voltage<br>Drop V <sub>č</sub>        | $\frac{27 \cdot \left( \mathtt{V}_{\mathtt{R}}^{+} \phi \right)^2 \mathtt{J}}{8 \mu \epsilon \xi_{\mathtt{B}}^3}$ | $\frac{27 \cdot \left( V_{R}^{+} \phi^{\dagger} \right)^{2} J}{8 \mu \epsilon g_{B}^{3}}$                                                                         | $\frac{\boldsymbol{\iota}_{\underline{i}}^{2}}{\boldsymbol{\mu}^{T}_{\underline{i}}} = \frac{\mathbf{k}\mathrm{T}}{q} \begin{bmatrix} \boldsymbol{\iota}_{\underline{i}} \\ \boldsymbol{L}_{\underline{i}} \end{bmatrix}^{2}$ |
| Total Forward Voltage<br>Drop V                 | v <sub>j</sub> + ⊽ <sub>δ</sub>                                                                                   | v <sub>j</sub> + v <sub>6</sub>                                                                                                                                   | v <sub>j</sub> + v <sub>ó</sub>                                                                                                                                                                                               |
| Storage Charge per u.<br>Area q <sub>s</sub>    | $\leq qN_{d} lexp \left[ \frac{q(Eg-\phi-\eta)}{kT} \right]$                                                      | $\approx \left[ {}^{T}\mathbf{h} \right] \mathbf{h}^{J}$                                                                                                          | $\approx \tau_{\underline{i}} J$                                                                                                                                                                                              |
| Capacitive Charge per<br>u. Area q <sub>c</sub> | ٤٤ <sub>B</sub>                                                                                                   | ٤ξ                                                                                                                                                                | ٤ξΒ                                                                                                                                                                                                                           |
| Total Switching Charge<br>per unit Area q       | q <sub>g</sub> + q <sub>c</sub>                                                                                   | q <sub>s</sub> + q <sub>c</sub>                                                                                                                                   | q <sub>s</sub> + q <sub>c</sub>                                                                                                                                                                                               |

-80-

When switching the diode from the forward conduction state to the reverse blocking state, the stored charge due to excess minority carriers must be either swept out or must recombine before the diode becomes blocking. If the switching is done fast enough, essentially the entire stored charge must flow in the reverse direction before the diode becomes blocking. In addition, to raise the reverse voltage from zero to the maximum reverse voltage  $V_{\rm R}$  , a capacitive charge flows in the reverse direction creating the reverse bias depletion region. The stored charge per unit area q and the capacitive charge per unit area q are also shown in Table 1. The three diodes have the same capacitive charge if they are limited by avalanche breakdown, since then they have the same maximum electric field  $\xi_{p}$ at the breakdown voltage  $V_{R}$  . Once we have the optimum design and characteristics of the Schottky, p<sup>+</sup>n and p<sup>+</sup>in<sup>+</sup> diodes, we may compare their performance in any given application. To do this we assume that the three diodes are designed to have the same reverse breakdown voltage and that the barrier height of the Schottky diode is chosen so that the reverse current densities of the three diodes are of the same general order of magnitude at the maximum junction temperature. We may then compare directly the forward voltage drop and the stored charge of each device as shown in Table 1. It is interesting to note that for the Schottky and p'n diodes the resistive voltage drop  $V_{\delta}$  is only a function of  $V_{R}^{2}J$  and the semiconductor characteristics, provided that  $V_R >> \phi'$  . Thus, if the reverse breakdown voltage of a diode is doubled, its resistive voltage drop  $V_{\delta}$  is the same at 1/4 the forward current density. As an example

-81-

we have plotted in Fig. 10 the forward voltage drop and the total switching charge per unit area of three 400V silicon diodes as a function of forward current density. It can be seen from this figure that at high current densities the  $p^+in^+$  diode has the lowest forward voltage drop. The Schottky and  $p^+n$  diodes have the same resistive voltage drop, but the Schottky diode has a smaller junction voltage drop. The  $p^+in^+$  diode has the highest stored charge, while the Schottky diode has the least.

## 6. Silicon Carbide Schottky Diode

We wish to design an n-type SiC Schottky diode with  $V_R = 600V$ and  $T_{max} = 200^{\circ}C$ . We set the maximum allowable reverse current density (at 600V and 200°C) equal to  $10mA/cm^2$ , which gives a reasonable upper limit to the power dissipation of the reverse biased diode. The following characteristics of SiC (15R polytype) at 200°C are assumed:

$$m^* = 0.28 m_0$$
  

$$\mu = 170 cm^2/V sec$$
  

$$E_g = 2.80 eV$$
  

$$\phi = \frac{1}{2} E_g = 1.40 eV \text{ for Au, Ag or Al} (9)$$
  

$$\varepsilon = 10.2 \varepsilon_0$$

Using thermionic field emission theory we find  $\xi_{\rm B} = 2.4 \cdot 10^6$  V/cm from Eq. (14A) of Appendix 1 with  $J_{\rm TFE} = 10$  mA/cm<sup>2</sup> at 200°C. The maximum electric field  $\xi_{\rm B}$  limited by avalanche is approximately  $6 \cdot 10^6$  V/cm<sup>(10)</sup> so avalanche does not limit the reverse voltage of this diode. Using Eq. (11A) of Appendix 1 we obtain



Fig. 10 Forward voltage drop V and total switching charge per unit area q as a function of current density for three 400 V silicon diodes. q is the sum of the capacitive charge q and the stored charge q. The high level lifetime of the charge carriers in the p<sup>+</sup> n diode is  $\tau = 2.5$  n sec. The Al-Si Schottky diode has  $\phi = 0.69$  V and the p<sup>+</sup> i n<sup>+</sup> diode has  $\ell_{i} = \sqrt{2}$  which corresponds to  $\tau_{i} \approx 120$  n sec.  $\frac{\mathbf{i}}{\mathbf{L}_{i}}$ 

 $E_{_{\rm F}} + q\phi - E_{_{\rm YO}} = 1.18 \text{ eV}$ , indicating that the thermionic field emission theory is not applicable in this case for two reasons: i) tunneling occurs near the Fermi energy in the metal, so that the Boltzmann approximation to the Fermi distribution (see appendix) is not valid, i.e., we are in the transition from thermionic field emission to pure field emission; ii) tunneling occurs near the middle of the energy band gap of the semiconductor where the effective mass approximation is not valid. A more accurate calculation outlined in Appendix 3 gives  $\xi_{\rm B} = 2.09 \cdot 10^6$  V/cm and  $E_{\rm F} + q\phi - E_{\rm x0} = 1.35$  eV. A diode with  $V_R = 600V$  and  $T_{max} = 200^{\circ}C$  has  $\ell = 4.3 \ \mu m$  (from Eq. (7)) and  $N_d = 1.8 \cdot 10^{16} \text{ cm}^{-3}$  (from Eq. (8)). The forward voltage drop at  $J = 300 \text{ A/cm}^2$  and at 200°C is 1.25V. A 600V SiC Schottky diode designed to operate at a maximum temperature of 300°C would have a forward voltage drop at  $J = 200 \text{ A/cm}^2$  and at  $300^{\circ}$ C of 1.3V. This is, however, a theoretical prediction which has yet to be proven experimentally.

## 7. Conclusion

Because the Schottky diode is a one-carrier device, it has both advantages and disadvantages with respect to the junction diode which is a two-carrier device. The advantage is that there are practically no excess minority carriers which must be swept out before the diode blocks current in the reverse direction, i.e., a much faster recovery time. The disadvantage of the Schottky diode is that for a high voltage device it is not possible to use conductivity modulation as in the pin diode; since charge carriers are of one sign, no charge cancellation can occur and current becomes space charge limited. The Schottky diode design is developed in Section 2 and the characteristics of an optimally designed silicon Schottky diode are summarized in Fig. 9. Design criteria and quantitative comparison of junction and Schottky diodes is given in Table 1 and Fig. 10. Although somewhat approximate, the treatment allows a systematic quantitative comparison of the devices for any given application.

The Schottky diode is superior to the junction diode if the latter has no conductivity modulation. If the stored charge is at all important the Schottky diode is also superior to the silicon junction diode with conductivity modulation if at the current densities of interest the Schottky device has a resistive voltage drop small compared to its junction voltage drop. This can be the case if the semiconductor of the Schottky diode has a high enough band gap. The relatively low energy band gap of silicon limits the maximum temperature of a silicon Schottky diode to 100-150°C. Higher band gap materials such as SiC can be used with a higher Schottky barrier energy. Thus the maximum working temperature and/or the maximum electric field  $\xi_{R}$  limited by thermionic field emission or by pure field emission, is increased. Due to the higher band gap the maximum electric field  $\xi_{R}$  limited by avalanche breakdown is also increased. The semiconductor conductance per unit area (which is proportional to  $\xi_{R}^{3}$ ) can therefore be increased. Thus the use of materials such as SiC may result in Schottky diodes with virtually no stored charge and with an I-V characteristic comparable to the best available pin silicon diode.

-85-

#### REFERENCES - PART II

- M. A. Lampert and P. Mark, <u>Current Injection in Solids</u>, Academic Press, New York, 1970.
- 2. S. M. Sze and G. Gibbons, Solid-State Electr. 9, 831 (1966).
- 3. A. Y. C. Yu and E. H. Snow, J. Appl. Phys. 39, 3008 (1968).
- 4. J. Shields, J. Electronics and Control 6, 130 (1959).
- 5. S. L. Miller, Phys. Rev. 105, 1246 (1957).
- 6. S. M. Sze and G. Gibbons, Appl. Phys. Lett. 8, 111 (1966).
- 7. D. Kahng, Solid Electr. 6, 281 (1963).
- 8. A. Y. C. Yu and C. A. Mead, Solid State Electr. 13, 97 (1970).
- 9. S. H. Hagen, J. Appl. Phys. 39, 1458 (1968).
- 10. C. Van Opdorp and J. Vrakking, J. Appl. Phys. 40, 2320 (1969).
- 11. C. R. Crowell, Solid State Electr. 12, 55 (1969).
- J. Shields, Proc. Institution of Electrical Engineers (London) 106, Part B Supplement, 342 (1959).
- A. S. Grove, <u>Physics and Technology of Semiconductor Devices</u>, John Wiley and Sons, Inc., New York, 1967.
- For example, see G. H. Parker and C. A. Mead, Phys. Rev. <u>184</u>, 780 (1969), and reference therein.

# APPENDIX 1: THERMIONIC EMISSION AND THERMIONIC FIELD EMISSION IN A REVERSE BIASED SCHOTTKY DIODE

We shall consider only electron currents as shown in Fig. 2. The results can be modified for hole currents. The number of quantum mechanical states per unit volume, with momentum in the volume element  $dp_x dp_y dp_z$  is

$$dN = \frac{dp_x dp_y dp_z}{(2\pi\hbar)^3} q'$$
 (1A)

where q' is the spin degeneracy factor, which is 2 for electrons. The probability that a state of energy E is occupied by an electron is given by the Fermi probability distribution:

$$F(E) = \frac{1}{1 + \exp\left[-\frac{E-E_F}{kT}\right]} \simeq \exp\left[-\frac{E-E_F}{kT}\right]$$
(2A)

for  $(E - E_F)/kT > 1$ . This equation is valid if we are not too far from thermodynamic equilibrium. The dispersion relation for an electron in the metal is

$$E = \frac{p^2}{2m} = \frac{p_x^2 + p_y^2 + p_z^2}{2m}$$
(3A)

and the x-component of its velocity is

$$v_{x} = \frac{P_{x}}{m}$$
(4A)

where m is the effective mass of the electron in the metal. (Equation (4A) is a relation between expectation values.) We choose the (y,z) plane to coincide with the metal-semiconductor interface. Then,

in the metal, the electrons with positive  $p_x$  are incident on the metal-semiconductor interface. The current contribution of electrons with positive  $p_x$  in the range from  $p_x$  to  $p_x^+ dp_x$  is

$$dJ = \int qv_{x} F(E) dN = \left[ \int_{-\infty}^{\infty} dp_{y} \int_{-\infty}^{\infty} dp_{z} \frac{qp_{x}}{m} \exp\left[ -\frac{p_{x}^{2} + p_{y}^{2} + p_{z}^{2}}{2m kT} \right] \right]$$
$$\times \exp\left[ \frac{E_{F}}{kT} \right] \frac{2}{(2\pi\hbar)^{3}} dp_{x}$$

$$dJ = \frac{qmkT}{2\pi^2\pi^3} \exp\left[-\frac{E_x - E_F}{kT}\right] dE_x$$
(5A)

where

$$E_{x} \equiv \frac{p_{x}^{2}}{2m}$$
(6A)

To get the thermionic emission current density we integrate (5A) from  $E_x = E_F + q\phi$  to infinity. This gives

$$J_{\rm TE} = \frac{qm(kT)^2}{2\pi^2 n^3} \exp\left[-\frac{q\phi}{kT}\right]$$
(7A)

To get the thermionic field emission current density we must multiply (5A) by the probability  $P(E_x)$  that an incident particle will go through the barrier. This probability is a function of  $E_x$  and not of the total energy E. This becomes clear when the three-dimensional Schrödinger equation is reduced by separation of variables into three one-dimensional equations. Using the WKB approximation

$$P(E_{x}) = A \exp[-2 \int k dx]$$
(8A)

where A is of the order of unity and ik is the propagation vector in the semiconductor. The limits of the integration are the classical turning points. If the tunneling occurs not too far from the band edge, the effective mass approximation is usable, so

$$k = \frac{\sqrt{2m^*(E_F^+ q\phi - q\xi x - E_x)}}{\hbar}$$
(9A)

We have assumed that the electric field  $\xi$  is constant in the vicinity of the junction. This is valid if the reverse voltage is high enough, i.e.,  $V_R >> \phi$ . Image force lowering has also been neglected. Equation (5A) multiplied by (8A) then becomes

$$dJ = \frac{qmkTA}{2\pi^{2}\pi^{3}} \exp \left[ - \left\{ \frac{E_{x} - E_{F}}{kT} + \frac{4\sqrt{2m^{*}}}{3\hbar q \xi} (E_{F} + q\phi - E_{x})^{3/2} \right\} \right] dE_{x}$$
(10A)

The function in the exponent is plotted in Fig. 11. It has a maximum at

$$E_{xo} = E_{F} + q\phi - \frac{1}{2m^{*}} (\frac{\hbar q\xi}{2kT})^{2}$$
 (11A)

The tunneling current is peaked at  $E_x = E_{x0}$ . Notice that as the electric field (or the reverse voltage) is increased from zero, the current goes gradually from thermionic emission (where  $E_{x0} \simeq E_F + q\phi$ ) to thermionic field emission, and finally to field emission (where  $E_{x0} \simeq E_F$ ). This last transition occurs at an electric field of the order of

$$\xi \simeq \frac{2kT}{\hbar} \sqrt{\frac{2m^*\phi}{q}}$$
(12A)

(which is equal to  $\simeq 2.7 \cdot 10^6$  V/cm at T =  $300^{\circ}$ K,  $\phi = 1$ V and m\* = m<sub>o</sub>), provided the effective mass approximation is still valid. To integrate Eq. (10A) approximately we expand the exponent about





 $E_x = E_{x_0}$  keeping only up to the quadratic term, and extend the limits of integration from  $-\infty$  to  $+\infty$ . This gives

$$J_{\rm TFE} = \frac{q^2 \sqrt{kT} \, Am\xi}{(2\pi)^{3/2} \, \hbar^2 \, \sqrt{m^*}} \, \exp\left[-\frac{q\phi}{kT} + \frac{(\hbar q\xi)^2}{24 \cdot m^* (kT)^3}\right]$$
(13A)

From Eqs. (7A) and (13A) we get

$$\frac{J_{\text{TFE}}}{AJ_{\text{TE}}} = 4.32 \cdot 10^{-4} \cdot z \cdot 10^2 \cdot 15 \cdot 10^{-9} \cdot z^2$$
(14A)

where  $z \equiv \sqrt{m_o/m^*} \xi/T^{3/2}$  in MKS units. Equation (14A) is plotted in Fig. 5. The WKB approximation (Eq. (8A)) and the integral approximation are valid for  $\int kdx \gtrsim 1$ . A detailed solution of the Schrödinger equation for the potential shown in Fig. 2 gives the probability  $P(E_x)$  of Eq. (8A) with A of the order of unity. There is some discussion<sup>(11)</sup> regarding the appropriate mass m in Eq. (7A). In our present approximation it is unimportant whether m is the effective mass of the electron in the metal or in the semiconductor.

# APPENDIX 2: OHMIC DROP IN p<sup>+</sup> in<sup>+</sup> DIODES

We consider a  $p^+$  in<sup>+</sup> diode in which the high level diffusion length of electrons and holes is one-third of the lightly doped i region thickness or larger. In this case in forward conduction the electron and hole concentrations are nearly equal and constant throughout the i region<sup>(12)</sup>. Otherwise large departures from space charge neutrality would occur. In forward conduction  $n \simeq p$  in the i region, so the current density due to recombination in this region is approximately (see Reference (13))

$$\mathbf{r}_{i} = q\sigma \mathbf{v}_{th} \mathbf{N}_{t} \frac{pn}{p+n} \boldsymbol{\ell}_{i} = q\sigma \mathbf{v}_{th} \mathbf{N}_{t} \frac{n}{2} \boldsymbol{\ell}_{i}$$
(15A)

if recombination is controlled by recombination centers. The electron (or hole) concentration in the i region is approximately

$$n = p = n_{j} \exp\left[\frac{qV_{j}}{2kT}\right]$$
(16A)

since half of the applied junction voltage  $V_j$  is dropped across the  $n^+i$  junction and half across the  $ip^+$  junction. The current density due to electrons injected into the  $p^+$  region from the i region is approximately<sup>(9)</sup>

$$r_{p^{+}} = q\sigma v_{th} N_{t} \frac{p(0)n(0)}{p(0) + n(0)} [L_{e}]_{p^{+}} = q\sigma v_{th} N_{t} n(0) [L_{e}]_{p^{+}}$$
(17A)

because  $n \ll p$  in this region. (We assume low level injection to the  $p^+$  region). A similar expression holds for the current density due to holes injected into the  $n^+$  region from the i region.  $[L_e]_{p^+}$ is the electron diffusion length in the  $p^+$  region. n(0) is the electron concentration in the  $p^+$  interface, and satisfies the inequality

$$n(0) \leq [n_0]_{p+} \exp\left[\frac{qV_j}{kT}\right] = \frac{n_1^2}{p} \exp\left[\frac{qV_j}{kT}\right]$$
(18A)

since  $V_j$  is the total applied voltage across the n<sup>+</sup>i and ip<sup>+</sup> junctions. The equals sign holds when there is no recombination in the i region. The ratio of current due to recombination in the i region to the current injected into the p<sup>+</sup> region is given by

$$\frac{r_{i}}{r_{p}^{+}} \geq \frac{p}{n_{i}} \frac{\ell_{i}}{2[L_{e}]_{p}^{+}} \exp\left[\frac{-qV_{j}}{2kT}\right] \simeq \frac{\ell_{i}}{2[L_{e}]_{p}^{+}} \exp\left[\frac{q(E_{g}^{-}V_{j})}{2kT}\right]$$
(19A)

if the Fermi level in the  $p^+$  region is near the valence band edge. A similar expression holds for the  $n^+$  region. It has been assumed that the recombination center density  $N_t$  is the same in the  $n^+$ , i and  $p^+$  regions. Since at practical current densities  $V_j$  is smaller than the bandgap  $E_g$  by several kT/q, we conclude that most of the recombination occurs in the i region, unless  $\ell_i$  is very much smaller than the diffusion lengths L. Thus we shall consider a  $p^+$  in<sup>+</sup> diode in which all the recombination occurs in the i region. In forward conduction the electron and hole concentrations are nearly equal and constant throughout the i region. Otherwise large departures from space charge neutrality would occur. The forward current density is approximately

$$J = \frac{\sigma v_{th} N_t qn \ell_i}{2} = \frac{qn \ell_i}{\tau_i}$$
(20A)

where  $q_s = qn \ell_i$  is the total electron (or hole) charge per unit area in the i region and  $\tau_i = 2/\sigma v_{th} N_t$  is the high level lifetime of electrons or holes. The voltage drop across the i region is approximately

$$V_{\delta} = \frac{\ell_{i}}{qn \mu} J = \frac{\ell_{i}^{2}}{\mu\tau_{i}} = \frac{kT}{q} \left[\frac{\ell_{i}}{L_{i}}\right]^{2}$$
(21A)

where, for our purposes, the high level diffusion length of electrons and holes in the i region is given by  $L_i = \sqrt{\frac{kT}{q} \mu \tau_i}$ . Here  $\mu$  is the average of the electron and hole mobilities in the i region. This expression for  $V_{\delta}$  is within 20% of that given by Shields (12)\*.

APPENDIX 3: FIELD EMISSION IN A REVERSE BIASED SCHOTTKY DIODE

To calculate the field emission current density we can no longer use the Boltzmann approximation to the Fermi probability distribution. Using the first half of Eq. (2A), Eq. (5A) becomes

$$dJ = \frac{qm kT}{2\pi^2 n^3} \left[ \log_e \left\{ 1 + \exp\left(\frac{E_x - E_F}{kT}\right) \right\} - \left(\frac{E_x - E_F}{kT}\right) \right] dE_x$$
(22A)

dJ is the current density in the metal of the electrons which are incident on the metal-semiconductor interface (i.e., electrons with positive  $p_x$ ) and which have  $E_x$  in the range  $dE_x$  at  $E_x$ . We must multiply Eq. (22A) by the probability  $P(E_x)$  that an incident electron will cross the energy barrier.  $P(E_x)$  is given by Eq. (8A):

$$P(E_{x}) = A \exp\left[-2 \int k \frac{dx}{dE} dE\right] = A \exp\left[-\frac{2}{q\xi} \int_{E_{x}}^{D} k dE\right]$$
(23A)

For field emission the energy distribution of electrons that contribute to current is peaked at  $E_{xo} \approx E_F$ , where  $E_F$  is the Fermi energy in the metal. Unless the Schottky energy barrier is a small fraction of the semiconductor band gap, the effective mass approximation is no longer valid. We use a two band model for the Evs.k dispersion relation<sup>(14)</sup>.

$$|\mathbf{k}|^{2} = \frac{2m^{*}}{\pi^{2}E_{g}} \left[ \frac{E_{g}^{2}}{4} - (E - E_{i})^{2} \right]$$
(24A)

When comparing, note that the high level diffusion length used by Shields corresponds to  $L_i / \sqrt{2}$ 

where  $E_i \equiv (E_v + E_c)/2$ . The thermionic field emission or the field emission current density is obtained by multiplying Eqs. (22A) and (23A) and integrating. The integration is straightforward with a digital computer.

# PART III

# PERMITTIVITY OF STRONTIUM TITANATE

#### PERMITTIVITY OF STRONTIUM TITANATE

In the present investigation we interpret measurements of permittivity of perovskite strontium titanate performed by Dr. Richard Neville. For completeness the experimental procedures are presented briefly in the next section.

## 1. Experimental Evidence

Wafers of single crystal perovskite strontium titanate  $(SrTiO_3)$ were prepared as described in Reference (1). Capacitors formed by evaporating gold uniformly on one side of the wafers and circular gold contacts on the other side, were used to measure the permittivity of strontium titanate as a function of crystal orientation ([001], [011] and [111]), temperature (from 4.2 to  $300^{\circ}$ K), D.C. electric field (from 0 to  $\pm 23000$  V/cm) and frequency (from 1 KHz to 50 MHz). The wafer thickness was always much smaller than the contact diameter so that fringe fields could be neglected. The apparent relative permittivity is defined by

$$\varepsilon_r = \frac{\ell I}{j w \varepsilon_o A V} \tag{1}$$

where  $\ell$  is the wafer thickness, A is the contact area, I and V are the current and voltage phasors, w is the angular frequency and  $\varepsilon_{0}$  is the permittivity of free space. The apparent permittivity below  $65^{\circ}$ K is found to be dependent on how the samples are cooled. If the samples are cooled with no applied electric field, the apparent permittivity below  $65^{\circ}$ K is frequency dependent, exhibiting a "resonance" between 1 and 10 MHz as shown in Fig. 1. If the samples are cooled with an applied electric



-120<sup>0</sup>

-150<sup>0</sup>

-180°

103

105

Fig. 1 Magnitude and angle of the apparent relative permittivity of perovskite strontium titanate in the [001], [011] and [111] directions, as a function of frequency. These measurements were made at 4.2°K and with an applied D.C. electric field of 10 V/cm. These crystals were cooled with no applied electric field. The sample orientation has a one-sigma error  $\pm 1^{\circ}$  and the permittivity has a one-sigma error of  $\pm 3\%$ . Data by R. Neville.

106

f, Hz

107

108

field in excess of  $2 \cdot 10^4$  V/cm, the permittivity is found to be independent of frequency in the measured range from 1 KHz to 50 MHz, and is presented in Fig. 2 as a function of temperature, orientation and D.C. electric field.

We must now make a digression. The perovskite strontium titanate lattice is cubic above  $110^{\circ}$ K, tetragonal between  $110^{\circ}$ K and  $65^{\circ}$ K and orthorhombic below  $65^{\circ}$ K<sup>(2)</sup>. The unit cell axis are therefore orthogonal at all temperatures of interest. Above  $110^{\circ}$ K the three unit cell axes are equal. As the crystal is cooled below  $110^{\circ}$ K one of the three unit cell axes elongates slightly to form the tetragonal c axis. The two remaining unit cell axes differentiate when the crystal is cooled below  $65^{\circ}$ K, thus forming the orthorhombic lattice which has three unit cell axes of differing lengths. The distortion from a cubic lattice is small. For the orthorhombic lattice <u>a:b:c</u> = 0.9998: 1:1.0002<sup>(2)</sup>.

The frequency independent permittivity indicated in Fig. 2 is also obtained if the electric field (in excess of  $2 \cdot 10^4$  V/cm) is applied to the crystal only while cooling through the  $110^{\circ}$ K and  $65^{\circ}$ K phase transition temperatures (i.e. from 113 to  $107^{\circ}$ K and from 68 to  $63^{\circ}$ K). Application of the electric field at other temperatures has no effect on the low temperature permittivity. If the electric field is applied only while cooling through the  $65^{\circ}$ K phase transition, the complete anomalous resonance is observed. If the electric field is applied only past the  $110^{\circ}$ K phase transition, about 10% of the anomalous resonance is observed. A single sample can exhibit successively the frequency dependent and frequency independent behavior, depending on how the crystal is cooled.

We interpret the foregoing observations as follows: When the



Fig. 2 Relative permittivity of perovskite strontium titanate as a function of temperature, D.C. electric field and orientation. These crystals were cooled with an applied electric field of 23000 V/cm. The permittivity is independent of frequency in the measured range from 1 KHz to 50 MHz. Data by R. Neville.
cubic crystal is cooled past  $110^{\circ}$ K with an applied electric field, one of the unit cell axis elongates slightly to form a single domain tetragonal crystal. While cooling the single domain crystal past  $65^{\circ}$ K with an applied electric field, the remaining two unit cell axis differentiate to form a single domain orthorhombic crystal. If the sample is cooled past  $110^{\circ}$ K with no applied electric field, tetragonal domains form with different c-axis orientation (as shown by Lytle<sup>(2)</sup> and Chang et al.<sup>(3)</sup>). While cooling the crystal past  $65^{\circ}$ K with no applied electric field, subdomains form with different a-axis orientation. We shall refer to the crystals cooled with (without) an applied electric field as single-domained (multi-domained).

In the measured directions ([001], [011] and [111]<sup>\*</sup>), temperature range (from 4.2 to  $300^{\circ}$ K) and D.C. electric field range (from 0 to  $\pm 23000$  V/cm), the multi-domain samples have, within  $\pm 5\%$ , the same low frequency (<  $3 \cdot 10^{5}$ Hz) permittivity as the single domain crystals.

The curves presented in Fig. 1 were found, within the experimental error, to be independent of the contact diameter, wafer thickness and wafer area in the measured ranges from 0.1 to 1.2 cm, 0.1 to 1 mm and 1 to 10 cm<sup>2</sup> respectively. In particular, the frequency of the anomalous resonance is not determined by the dimensions of the wafer or the contact. The apparent permittivity was also found to be independent of the amplitude of the A.C. electric field applied to the crystal, in the measured

<sup>&</sup>lt;sup>\*</sup>All crystal directions cited in this investigation correspond to the cubic lattice above 110<sup>°</sup>K.

range from 0.3 to 15 V/cm peak.<sup>\*</sup> The phenomenon that causes the anomalous resonance is therefore linear, at least within the measurement range considered above. The frequency of the peak of the "resonance" does not change (within  $\pm 5\%$ ) with temperature as the crystal is heated above  $4.2^{\circ}$ K. The "resonance" gradually disappears as the temperature is increased and the apparent permittivity becomes frequency independent at  $55 \pm 10^{\circ}$ K.

No thermal or electrical hysteresis or charge conduction was observed within the measurement ranges and measurement errors. Thus no evidence of a paraelectric to ferroelectric transition was found.

### 2. Single-Domain Strontium Titanate.

The high permittivity of strontium titanate and its dependence on temperature and frequency can be understood in terms of the electrically active optical phonons. From the data presented in Fig. 2, and without a detailed knowledge of the ion displacements, it is possible to (i) determine the crystal free energy vs. polarization curves at various temperatures, (ii) apply the Lyddane-Sachs-Teller relation<sup>(4)</sup> and (iii) verify the Curie-Weiss law<sup>(5)</sup>. A more detailed knowledge of the crystal structure and chemical bonds is required to determine (iv) the ion displacements in the electrically active optical phonon modes. Each of these topics will now be considered in turn.

Except that the peak of the resonance is 10% lower with an applied A.C. electric field of 15 V/cm than with 0.3 V/cm peak.

# 2.1 Free Energy vs. Polarization

At constant temperature the increment of free energy per unit volume, F, of a dielectric is given by

$$dF = Ee \cdot dP \tag{2}$$

where <u>e</u> is the unit vector in the direction of the macroscopic electric field <u>E</u> and <u>P</u> is the polarization density. The permittivity of the dielectric in the direction of the macroscopic electric field will be denoted by  $\varepsilon$ . Then by definition

$$\frac{\partial(\underline{e} \cdot \underline{P})}{\partial E} = \varepsilon - \varepsilon_{o} \tag{3}$$

where  $\varepsilon_0$  is the permittivity of free space. From equations (2) and (3)

$$F = \int_{0}^{E} (\varepsilon - \varepsilon_{0}) E dE$$
 (4)

and

$$P \equiv \underline{e} \cdot \underline{P} = \int_{0}^{E} (\varepsilon - \varepsilon_{0}) dE .$$
 (5)

The electric field dependence of the permittivity (see Fig. 2) can be expressed, within 1%, by  $1/\varepsilon_r = A(T) + B(T) |E|$ . The observed values of A(T) and B(T) are listed in Table 1. The free energy per unit volume F was calculated as a function of the polarization density P in the [OO1], [O11] and [111] directions, using the data in Table 1. The results are presented in Fig. 3. At temperatures at and above  $65^{\circ}K$ 

| Table 1 | Relative permittivity of single domain strontium titanate in               |
|---------|----------------------------------------------------------------------------|
|         | the [001], [011] and [111] directions as a function of tem-                |
|         | perature (from 4.2 to 300°K) and electric field (from -23000               |
|         | to +23000 V/cm). The relative permittivity is given by                     |
|         | $\epsilon_r = 1/(A+B \cdot  E )$ . B is expressed in m/V. The permittivity |
|         | is independent of frequency in the measured range from 1 KHz               |
|         | to 50 MHz. The permittivity has a one-sigma error of 2% and                |
|         | the crystal orientation has a one-sigma error of 1 <sup>0</sup> .          |

| T   | r [001]                |                         | [011]                  | ]                       | [111]                  |                         |  |
|-----|------------------------|-------------------------|------------------------|-------------------------|------------------------|-------------------------|--|
| °K  | А                      | В                       | A                      | В                       | А                      | В                       |  |
| 4.2 | 4.097x10 <sup>-5</sup> | 4.907x10-10             | 3.882x10 <sup>-5</sup> | 2.466x10-10             | 7.072x10 <sup>-5</sup> | 2.005x10 <sup>-10</sup> |  |
| 10  | 4.782x10 <sup>-5</sup> | 4.877x10 <sup>-10</sup> | 4.142x10 <sup>-5</sup> | 2.455x10 <sup>-10</sup> | 7.279x10 <sup>-5</sup> | 1.996x10 <sup>-10</sup> |  |
| 15  | 5.446x10 <sup>-5</sup> | 4.848x10 <sup>-10</sup> | 4.546x10 <sup>-5</sup> | 2.414x10 <sup>-10</sup> | 7.477x10 <sup>-5</sup> | 1.971x10 <sup>-10</sup> |  |
| 20  | 6.175x10 <sup>-5</sup> | 4.817x10 <sup>-10</sup> | 5.239x10 <sup>-5</sup> | 2.391x10 <sup>-10</sup> | 8.032x10 <sup>-5</sup> | 1.946x10 <sup>-10</sup> |  |
| 30  | 8.430x10 <sup>-5</sup> | 4.438x10-10             | 6.735x10 <sup>-5</sup> | 2.220x10 <sup>-10</sup> | 9.672x10 <sup>-5</sup> | 1.809x10 <sup>-10</sup> |  |
| 40  | 1.264x10 <sup>-4</sup> | 3.777x10 <sup>-10</sup> | 9.785x10 <sup>-5</sup> | 1.881x10 <sup>-10</sup> | 1.266x10 <sup>-4</sup> | 1.530x10 <sup>-10</sup> |  |
| 50  | 1.958x10 <sup>-4</sup> | 3.156x10 <sup>-10</sup> | 1.446x10 <sup>-4</sup> | 1.578x10 <sup>-10</sup> | 1.769x10 <sup>-4</sup> | 1.282x10 <sup>-10</sup> |  |
| 60  | 3.184x10 <sup>-4</sup> | 9.852x10 <sup>-11</sup> | 2.290x10 <sup>-4</sup> | 5.278x10-11             | 2.475x10 <sup>-4</sup> | 3.879x10 <sup>-11</sup> |  |
| 65  | 3.937x10 <sup>-4</sup> | 0.0                     | 2.833x10 <sup>-4</sup> | 0.0                     | 2.890x10 <sup>-4</sup> | 0.0                     |  |
| 70  | 4.484x10 <sup>-4</sup> | 0.0                     | 3.247x10 <sup>-4</sup> | 0.0                     | 3.300x10 <sup>-4</sup> | 0.0                     |  |
| 77  | 5.319x10 <sup>-4</sup> | 0.0                     | 3.788x10 <sup>-4</sup> | 0.0                     | 3.876x10 <sup>-4</sup> | 0.0                     |  |
| 100 | 7.813x10 <sup>-4</sup> | 0.0                     | 5.650x10 <sup>-4</sup> | 0.0                     | 5.780x10 <sup>-4</sup> | 0.0                     |  |
| 120 | 1.099x10 <sup>-3</sup> | 0.0                     | 7.299x10 <sup>-4</sup> | 0.0                     | 7.463x10 <sup>-4</sup> | 0.0                     |  |
| 200 | 1.923x10 <sup>-3</sup> | 0.0                     | 1.370x10 <sup>-3</sup> | 0.0                     | 1.399x10 <sup>-3</sup> | 0.0                     |  |
| 280 | 2.801x10 <sup>-3</sup> | 0.0                     | 2.020x10 <sup>-3</sup> | 0.0                     | 2.058x10 <sup>-3</sup> | 0.0                     |  |
| 300 | 3.030x10 <sup>-3</sup> | 0.0                     | 2.183x10 <sup>-3</sup> | 0.0                     | 2.232x10 <sup>-3</sup> | 0.0                     |  |
|     |                        |                         |                        |                         |                        |                         |  |



Fig. 3 Strontium titanate crystal free energy as a function of polarization, calculated for several temperatures and crystal orientations. The origins of free energy and polarization have been chosen so that F = 0 and P = 0 when the electric field E = 0.

-106-

the free energy is quadratic in the polarization. Below  $65^{\circ}$ K the free energy for large polarization departs from a  $P^2$  dependence and increases more rapidly.

### 2.2 Lyddane - Sachs - Teller Relation

The LST relation (4) is given by:

$$\frac{\varepsilon(\mathbf{o})}{\varepsilon(\mathbf{o})} = \frac{\mathbf{w}_{\mathrm{L}}^{2}}{\mathbf{w}_{\mathrm{T}}^{2}} \tag{6}$$

where  $w_{\rm T}$  is the frequency of a long wavelength transverse optic phonon,  $w_{\rm L}$  is the frequency of the corresponding long wavelength longitudinal optic phonon, and  $\varepsilon(o)$  and  $\varepsilon(\infty)$  are permittivities at frequencies below and above  $w_{\rm T}$  respectively. Equation (6) can be applied to all the optic phonon frequencies, yielding the generalized IST relation <sup>(6)</sup>:

$$\frac{\varepsilon(o)}{\varepsilon(\infty)} = \pi \frac{w_{\text{Li}}^2}{w_{\text{Ti}}^2}$$
(7)

Here  $\varepsilon(o)$  and  $\varepsilon(\infty)$  are the permittivities at low and at optic frequencies respectively. It is expected theoretically<sup>(5)</sup> and confirmed experimentally<sup>(7)</sup> that the only optical phonon frequency strongly temperature dependent is the transverse optic mode of lowest frequency, also called the "soft" phonon mode. Since the permittivity at optic frequencies is not very sensitive to temperature, we expect from Eq. (7) that the product  $\varepsilon(o) w_{\rm T}^2$  is independent of temperature. Using the measured permittivities in the [OO1] direction and the "soft" phonon frequencies measured by  $Cowley^{(7)}$ , Worlok and Fleury<sup>(8)</sup>, Nilsen and Skinner<sup>(9)</sup>, and Barker and Tinkham<sup>(10)</sup>, it is found that

$$\epsilon_{r}(o)w_{T}^{2}$$
 soft = 9.65±0.3·10<sup>28</sup>sec<sup>-2</sup> (8)

independent of temperature and electric field in the measured ranges from  $30^{\circ}$ K to  $300^{\circ}$ K and 0 to 12000 V/cm<sup>\*</sup>. w<sub>T</sub> Soft is expressed in radians per second. The [001] direction was chosen because Cowley measured the frequency of phonons propagating in this direction.

Using Eq. (6) it is possible to calculate the permittivity at frequencies above the "soft" phonon frequency. The lowest four transverse and longitudinal optic phonon frequencies are listed in Table 2. The longitudinal modes corresponding to each transverse mode were determined by requiring that  $w_{Li} \ge w_{Ti}^{(5)}$ . Note that the modes 2 and 3 have  $w_L = w_T$ , which implies that for these modes the polarization due to ion displacements is zero<sup>(5)</sup>. This implication is confirmed by the displacements calculated by Cowley<sup>(7)</sup> for these two modes. The relative permittivity calculated from Eqs. (6) and (8) and the data presented in Table 2 is  $\varepsilon_r = 12.1$  between the "soft" phonon frequency  $(2.7 \cdot 10^{12} \text{ Hz at } 296^{\circ}\text{K})$  and  $16.4 \cdot 10^{12} \text{ Hz}$ , and  $\varepsilon_r = 5.35$  above  $16.4 \cdot 10^{12} \text{ Hz}$ , in good agreement with the permittivity of strontium titanate at optical frequencies. Thus we have confirmed the generalized LST relation. The permittivity of single domain perovskite strontium titanate as a function of frequency is presented in Fig. 4.

<sup>\*</sup>Non-systematic variations of  $\varepsilon_r(o) w_T^2$  as a function of electric field at  $8^{\circ}$ K might be due to differences between our samples and those of Worlok and Fleury.

Table 2 Frequency (in units of 10<sup>12</sup>Hz) of long wavelength transverse optical phonons and frequency of the corresponding long wavelength longitudinal optical phonons. Data from Cowley and others<sup>(7)</sup>.

| Mode | Transverse    | Longitudinal |
|------|---------------|--------------|
| l    | 2.73 at 296°K | 14.2         |
| 2    | 5.10          | 5.10         |
| 3    | 7.95          | 7.95         |
| 4    | 16.4          | 24.7         |
|      |               |              |



Fig. 4 Permittivity of strontium titanate in the [001] direction as a function of frequency.

#### 2.3 Curie - Weiss Law

It can be seen in Fig. 5 that the permittivity of strontium titanate with essentially no applied D.C. electric field follows the Curie-Weiss relation<sup>(5)</sup>  $1/\epsilon_r \propto (T-T_c)$  from 40 to 300°K, with a Curie temperature of  $T_c = 30 \pm 2^{\circ}$ K, which is the same for the three crystal orientations. Departures from the Curie-Weiss law occur at temperatures below  $40^{\circ}$ K with no applied D.C. electric field, and below  $65^{\circ}$ K with an applied D.C. electric field as shown in Fig. 2.

#### 2.4 Ion Displacements

If a static electric field is applied to strontium titanate, the strontium and titanium ions are slightly displaced with respect to the oxygen ions. The displacement of each of the 5 ions in the unit cell are, in general, different and cannot be obtained from permittivity measurements alone<sup>(7)</sup>. There is some debate whether the "soft" transverse phonon is mainly due to motion of the strontium ions or the titanium ions. Cowley<sup>(7)</sup> favors titanium ion displacements while Bell and Rupprecht<sup>(11)</sup>, Last<sup>(12)</sup>, and Spitzer et al.<sup>(13)</sup> favor strontium ion displacements.

Let us consider the crystal structure of perovskite strontium titanate. The unit cell is a cube with a  $\text{Ti}^{4+}$  ion at the body center, surrounded by  $0^{2^-}$  ions at the face centers and  $\text{Sr}^{2+}$  ions at the cube corners. The charge indicated for each ion is correct only if the crystal bonds are purely ionic. The charges are smaller if the bonds are partially covalent. The atomic weights and approximate ionic radii are



Fig. 5 Inverse relative permittivity of strontium titanate as a function of temperature with crystal orientation as a parameter. The applied D.C. bias field is 10 V/cm. Data by R. Neville.

summarized in Table 3. If the ions are assumed to be solid spheres, the lattice constant would be 4.00Å if determined by the O-Ti distance, 3.45Å if determined by the O-Sr distance and 3.73Å if determined by the O-O distance. The lattice constant is thus determined by the O-Ti bond. The actual unit cell cube edge is  $3.9Å^{(2)}$ . If the ions were solid spheres, the  $S_{\rm r}^{2+}$  ion would be free to move at least 0.3Å from its equilibrium position. This freedom of motion of the Sr ion might give rise to the "soft" phonon mode. We shall see, however, that the ion displacements are quite small, so that Ti ion motion might also be important.

The greatest polarization density indicated in Fig. 3 is  $9.87 \cdot 10^{-2} \text{C/m}^2$ , which is obtained by applying an electric field of 23000 V/cm in the [Oll] direction at  $4.2^{\circ}$ K. Taking into account the electronic polarizability<sup>(5)</sup>, this polarization density corresponds to a 0.075Å displacement of the Sr<sup>2+</sup> ions, or to a 0.037Å displacement of the Ti<sup>4+</sup> ions with respect to the rest of the lattice.

Let us consider the free energy vs. polarization curves of Fig.3. At low polarization densities  $F^{\infty}P^2$  which is characteristic of linear restoring forces. At higher polarization densities there is departure from  $F^{\infty}P^2$ , indicating a "hardening" of the restoring forces. The nearest neighbor Ti-O distance decreases fastest if the Ti ion is displaced in the [OO1] direction, and least if the Ti ion is displaced in the [111] direction. Thus if Ti ion displacements are significant, we expect the greatest departure from  $F^{\infty}P^2$  for electric fields applied in the [OO1] direction and the smallest departure for fields applied in the [111] direction. This is in fact observed in Fig. 3. If only the

Table 3 Approximate ionic radii and atomic weights of Ti<sup>4+</sup>, 0<sup>2-</sup> and Sr<sup>2+</sup>, obtained from the 51st edition of the Handbook of Chemistry and Physics published by The Chemical Rubber Company.

|               | Ti <sup>4+</sup> | o <sup>2-</sup> | Sr <sup>2+</sup> |
|---------------|------------------|-----------------|------------------|
| Radii, Å      | 0.68             | 1.32            | 1.12             |
| Atomic Weight | 47.9             | 16.0            | 87.6             |
|               |                  |                 |                  |

Sr ion were displaced with respect to the rest of the lattice, we would expect the greatest departure from  $F \propto P^2$  in the [Oll] direction and the smallest departure in the [OOl] direction. The "hardening" of the restoring forces is therefore indicative that the Ti ion motion is significant.

Verification of the theory of ionic dielectrics (5) is complicated in strontium titanate by the fact that there are two important active optic modes (modes 1 and 4 of Table 2). The theory for cubic lattices with two ions per unit cell can be generalized in a simple manner by making the important approximation that the local electric field is the same at all ion sites. To test the theory we shall make the following additional simplifying approximations: (a) the lattice formed by the oxygen ions is rigid, (b) Mode 1 of Table 2 is assigned to oscillation of the strontium ions with respect to the rest of the lattice as indicated by Last<sup>(12)</sup>, and (c) Mode 4 is assigned to oscillation of the titanium ions with respect to the oxygen lattice as indicated also by Last.

With these approximations the permittivity of the crystal is given by

$$\varepsilon = \varepsilon_0 \frac{1+2\beta}{1-\beta} \tag{9}$$

where  $\varepsilon_0$  is the permittivity of free space,  $3 a^3 \varepsilon_0 \beta$  is the polarizability of the unit cell<sup>(5)</sup> and  $a^3$  is the unit cell volume. At frequencies below the "soft" transverse optic mode  $\beta$  has three contributions:  $\beta_{el}$  due to electron displacements,

-114-

$$\beta_{4} \equiv \frac{q_{4}^{2}}{3 c_{4} a^{3} \epsilon_{0}}$$
(10)

due to titanium displacements, and

$$B_{1} \equiv \frac{q_{1}^{2}}{3 C_{1} a^{3} \varepsilon_{0}} \qquad (11)$$

due to strontium displacements.  $C_1$  is the restoring force constant acting on each Sr ion defined by  $C_1 x_1 = q_1 E_{loc}$ , where  $q_1$  is the charge of the Sr ion,  $x_1$  is its displacement with respect to the oxygen lattice and  $E_{loc}$  is the local electric field.  $C_4$  is the restoring force constant acting on the Ti ion, and  $q_4$  is its charge. At frequencies between the "soft" mode and  $16.4 \cdot 10^{12}$ Hz, (see Table 2),  $\beta = \beta_{e1} + \beta_4$  and at optic frequencies  $\beta = \beta_{e1}$ , as indicated in Fig.4. Applying Eq. (9) to the three frequency ranges we obtain  $\beta_{e1} = 0.592$ ,  $\beta_4 = 0.195$  and  $\beta_1 = 0.204$  at  $300^{\circ}$ K<sup>\*</sup>. Since  $\beta_4 \approx \beta_1$  the two active optic modes give approximately the same contribution to the low frequency permittivity of strontium titanate, i.e. if a static electric field is applied to the crystal, then  $x_1q_1 \approx x_2q_2$ .

The frequency of the long wavelength longitudinal mode 4,  $W_{\rm L^{\rm A}},$  is given by

$$\mu_{l_{\mu}} W_{\underline{l}, l_{\mu}}^{2} = C_{l_{\mu}} (1 + \frac{2\beta_{l_{\mu}}}{1 + 2\beta_{el}})$$
(12)

<sup>\*</sup> The near equivalence of  $\beta_1$  and  $\beta_4$  gives strength to the approximation that  $E_{loc}$  is the same at all ion sites.

and for mode 1

$$\mu_{l} W_{ll}^{2} = C_{l} \left[ 1 + \frac{2\beta_{l}}{1+2(\beta_{el}+\beta_{l_{i}})} \right]$$
(13)

The reduced mass of the Sr ion oscillating against the rest of the lattice is  $\mu_{l} = 45.8 \cdot m_{o}$  and that of the Ti ion oscillating against the oxygen lattice is  $\mu_{l} = 24.0 \cdot m_{o}$ , where  $m_{o}$  is the proton rest mass (see Table 3). From Eqs. (12) and (13) and the values of  $w_{Ll}$  and  $w_{Ll}$  in Table 2, we obtain  $C_{1} = 525 \text{ N/m}$  and  $C_{L} = 820 \text{ N/m}$ .

The theory can now be checked by calculating the charges of the Sr and Ti ions using Eqs. (10) and (11). The results are  $q_1 = 2.56$  electronic charges for the strontium ions and  $q_4 = 3.14e$  for the titanium ions, leaving -1.90e for the oxygen ions. Considering the approximations made in this analysis the calculated charges are in reasonable agreement with the expected ion charges in the strontium titanate crystal. If we attribute mode 1 of Table 2 to Ti motion and mode 4 to Sr motion (instead of vice-versa), we get 3.56e for the strontium ions and 2.25e for the Ti ions, in disagreement with the expected charges of the ions.

### 3. Multi-Domain Strontium Titanate

The curves of Fig. 1 correspond, within experimental error, to the equivalent circuit presented in Fig. 6. The equivalent circuits of three typical samples are summarized in Table 4. The low frequency permittivity of strontium titanate calculated using the Lyddane-Sachs-Teller

-116-



Fig. 6 Equivalent circuit of capacitors with multidomain strontium titanate dielectric below 65°K.

Table 4 Contact area A and wafer thickness & of typical multidomain samples oriented in the [001], [011] and [111] directions. The components  $C_1$ ,  $C_2$  and L, and the quality factor Q of the equivalent circuit of each sample are specified at  $4.2^{\circ}$ K and a D.C. electric field of 10 V/cm

| Symbols | A       | l    | c <sub>1</sub> | C <sub>2</sub> | L     | Q    |  |
|---------|---------|------|----------------|----------------|-------|------|--|
| Units   | 2<br>mm | mm   | pF             | pF             | μH    |      |  |
| [001]   | 4.28    | .125 | 12.2           | 8010           | 1.87  | ≃2.5 |  |
| [011]   | 4.28    | .125 | 2080           | 6470           | 0.89  | ≃ 10 |  |
| [111]   | 4.28    | .125 | 970            | 3730           | 0.663 | ≃ 4  |  |

relation. the measured optic phonon frequencies and the measured optical permittivity, is in quantitative agreement with the measurements on the single-domain crystals and on the multi-domain crystals below 3.105 Hz. as shown in Section 2.2. The anomalous resonance indicated in Fig. 1 cannot be attributed to a mechanical oscillation of the crystal as a whole since the resonant frequency is independent of the sample dimensions. The anomalous resonance is not due to an optical phonon since the lowest optical phonon has a natural frequency (given by Eq. 8) of 3.2.10<sup>11</sup> Hz at 4.2°K. Since the anomalous resonance is related to the presence of domains, it is probably due either to domain boundary motion or to a mechanical oscillation with a frequency determined by the domain boundary spacing. If the resonance were due to domain boundary motion. motion of the domain boundaries would be expected below the resonance frequency and not above it. The permittivity of single domain and multidomain samples would therefore be equal above the resonant frequency, contrary to experiment. We have therefore assumed that the resonance is due to a mechanical oscillation with a frequency determined by the domain boundary spacing. The resonant frequency f is then of the order of  $1/\sqrt{s\rho L^2}$ , where  $\rho$  is the density, L is the domain boundary spacing and s is the "effective" elastic compliance constant of the particular mode of oscillation. Using a typical domain boundary spacing of 10 µm (3,2) and a resonant frequency of 2 MHz (see Fig. 1) we get  $1/s \approx 2 \cdot 10^6 \text{ N/m}^2$  at  $4.2^{\circ}$ K, which is smaller than the elastic stiffness constants  $c_{11}$ ,  $c_{12}$  or  $c_{hh}$  (measured above  $llO^{O}K^{(ll)}$ ) by a factor of  $\approx 10^{5}$ . A cubic crystal subject to a tensile stress in the [OO1] direction has a Young modulus  $1/s = (c_{11}^2 + c_{11} c_{12} - 2c_{12}^2)/(c_{11} + c_{12})$  and a Poisson ratio  $c_{12}/(c_{11} + c_{12})$ . Notice that if  $c_{11} = c_{12}$ , 1/s = 0, the lattice becomes unstable and the crystal is free to undergo the cubic to tetragonal transition. In this transition the volume of the unit cell is conserved to first order in the strain. Measurements indicate that  $c_{11}$  approaches  $c_{12}$  as the temperature approaches  $110^{\circ}$ K from above <sup>(11)</sup>. Since from  $110^{\circ}$ K to  $4.2^{\circ}$ K the crystal undergoes a second (and perhaps a third<sup>(2)</sup>) phase transition, it is likely that the crystal lattice is marginally stable in this temperature range. The low value predicted for 1/s at  $4.2^{\circ}$ K is therefore possible.

The lattice of a multidomain crystal is presented schematically in Fig. 7. Notice that in the cubic to tetragonal transition two adjacent domains must "rotate" with respect to each other by  $2\alpha \approx (c-a)/c$ in order that the two domains coincide at the domain boundary. The anomalous resonance is attributed to the "soft" oscillation in which the c/a ratio, and therefore  $\alpha$ , vary with time. The kinetic energy per unit volume of such an oscillation is

$$\Gamma = \frac{1}{2}\rho \frac{L^2}{12} \dot{\alpha}^2 = \frac{1}{2}\rho \frac{L^2}{12} \dot{e}^2 , \qquad (14)$$

where e is the elastic strain. This oscillation can couple to the electric field if the crystal is ferroelectric and/or piezoelectric. If the crystal were ferroelectric, the low frequency permittivity of multidomain crystals would be greater than that of single-domain crystals. This difference in permittivity is because the lattice in the multidomain crystal can "rotate" with respect to the electric field, whereas



Fig. 7 Lattice of multidomain strontium titanate (schematic). Two domain boundaries are shown. The arrows indicate the [001] direction.

it cannot in the single domain sample. Since the low frequency permittivities are found to be equal, we conclude that the anomalous resonance is not due to ferroelectricity. In addition we have found no evidence that the crystal is ferroelectric. We therefore assume that the crystals are piezoelectric. In schematic one-dimensional notation a piezoelectric crystal is described by the equations (5)

$$P = Zd + E\chi , \qquad e = Zs + Ed , \qquad (15)$$

where

$$\begin{split} P &= \text{polarization density, } Cb/m^2 ,\\ Z &= \text{stress, } N/m^2 ,\\ d &= \text{piezoelectric strain constant, } m/V ,\\ E &= \text{macroscopic electric field, } V/m ,\\ \chi &= \text{dielectric susceptibility, } F/m ,\\ e &= \text{elastic strain, } - ,\\ s &= \text{elastic compliance constant, } m^2/N . \end{split}$$

Neglecting losses, the increment in kinetic energy per unit volume  $\delta T$  is equal to the work per unit volume done by the stress -Z $\delta e$ . This equality determines the differential equation

$$\mathbf{p}_{12}^{\mathbf{L}^2} + \frac{\mathbf{l}}{\mathbf{s}} = \mathbf{E}_{\mathbf{s}}^{\mathbf{d}}$$
(16)

which has the solution (in the frequency domain)

$$e = \frac{Ed}{1 - w^2 \rho \frac{L^2}{12}s}$$
(17)

The current density is given by

$$J = \frac{\delta}{\delta t} \left( P + \varepsilon_{O} E \right)$$
 (18)

which (in the frequency domain) is

$$J = j w \epsilon E - j w \frac{d^{2}}{s} E + \frac{j w \frac{d^{2}}{s} E}{1 - w^{2} \rho \frac{L^{2}}{12} s}, \qquad (19)$$

where  $\varepsilon \equiv \varepsilon_0 + \chi$  is the permittivity of the single domain crystal. Notice that Eq. 19 can be represented by the equivalent circuit of Fig.6. The apparent permittivity derived from (Eq.19) is plotted in Fig. 8. We should note that in a complete analysis the s and d in (Eq. 19) are actually functions of the tensor components  $s_{ijkl}$  and  $d_{ijk}$  respectively (14) and that the s in  $\sqrt{\frac{12}{s\rho L^2}}$  and in  $\frac{d^2}{s}$  (see Fig. 8) are different in general.

## 4. Conclusions

Dr. Richard Neville has measured<sup>(1)</sup> the permittivity of single crystal, single-domain and multidomain perovskite strontium titanate in the [OO1], [O11] and [111] directions as a function of temperature (from 4.2 to  $300^{\circ}$ K), electric field (from 0 to  $\pm 23000$  V/cm) and frequency (from 1 KHz to 50 MHz). Strontium titanate crystals below  $110^{\circ}$ K are normally multi-domained. We have shown however that single domain crystals can be formed by cooling the samples past the 110 and 65°K phase transition temperatures with an applied electric field in excess of  $2 \cdot 10^{4}$  V/cm. The samples become single domained possibly because the tetragonal crystal is piezoelectric. Other workers have formed single domain crystals by cool-

-123-



Fig. 8 Apparent permittivity of single domain and multidomain strontium titanate as a function of angular frequency, derived from Eq. 19.

ing the samples past the transition temperatures with an applied uniaxial stress (3).

The crystal free energy was calculated as a function of polarization. The Curie-Weiss law is satisfied in the temperature range from  $40^{\circ}$ K to  $300^{\circ}$ K, giving a Curie temperature of  $30 \pm 2^{\circ}$ K for the three crystal orientations. The Lyddane-Sachs-Teller relation is satisfied for temperatures between  $30^{\circ}$ K and  $300^{\circ}$ K and electric fields between 0 and 12000 V/cm. A generalized IST relation was used to calculate the permittivity of strontium titanate from zero to optical frequencies. The calculated optical frequency permittivity is in excellent agreement with the literature. It was concluded that only two of the long wavelength optic modes propagating in the [001] direction generate dipole moments.

The perovskite strontium titanate crystal is formed of a tightly bound oxygen-titanium lattice which leaves ample spaces for the strontium ions. The O-Ti lattice determines the lattice constant and, most likely, the mechanical characteristics of the crystal. Each small Ti ion is tightly surrounded by six half oxygen ions. Thus the lattice formed by the oxygen ions screens the Ti ions from the Sr ions. We are led to believe that the two electrically active modes are mainly due to strontium motion and to titanium motion respectively. The low frequency active optical mode is attributed to motion of the heavy, loosely bound Sr ions with respect to the rest of the lattice and the high frequency active mode is attributed to motion of the lighter and more tightly bound Ti ions are seen to be consistent with the theory of the permittivity of ionic crystals. The two active optical modes give approximately equal contributions to the low frequency permittivity of strontium titanate. It was seen that departures of the free energy from  $F \propto P^2$  indicate Ti ion motion. The restoring force that acts on a titanium ion begins to "harden" when this ion is displaced by approximately 0.002Å from its equilibrium position.

An anomalous resonance which multi-domain perovskite strontium titanate crystals exhibit below  $65^{\circ}$ K is described. The resonance is attributed to the presence of domains. The elastic stiffness constants  $c_{11}$  and  $c_{12}$  approach each other as the crystal is cooled to  $110^{\circ}$ K. When  $c_{11} = c_{12}$ , the lattice becomes unstable and the cubic to tetragonal transition occurs. If  $c_{11} \approx c_{12}$ , the Young's modules in the [001] direction is small and little energy is required to change the c/a ratio of the unit cell (keeping the volume constant to first order in the strain). An oscillation in which the c/a ratio varies with time can account for the observed anomalous resonance if the crystal is piezoelectric. The frequency of the resonance would be determined by the domain boundary spacing. Further experimental evidence is required to have a more reliable and detailed understanding of the anomalous phenomenon.

-126-

#### REFERENCES - PART III

- 1. R. Neville, B. Hoeneisen and C. A. Mead, J. Appl. Phys., in press.
- 2. F. W. Lytle, J. Appl. Phys., 35, 2212 (1964).
- 3. T. S. Chang et al., Appl. Phys. Lett., 17, 254.
- 4. R. H. Lyddane, H. Sachs and E. Teller, Phys. Rev. 59, 673 (1941).
- C. Kittel, "Introduction to Solid State Physics", John Wiley & Sons, Inc., New York (1968).
- 6. A. S. Barker, Jr., Phys. Rev., <u>136</u>, A1290 (1964).
- 7. R. A. Cowley, Phys. Rev., 134, A981 (1964).
- 8. J. M. Worlock and P. A. Fleury, Phys. Rev. Lett., 19, 1176 (1967).
- 9. W. G. Nilsen and J. G. Skinner, Journal of Chem. Physics, <u>48</u>, 2240 (1968).
- 10. A. S. Barker, Jr. and M. Tinkham, Phys. Rev., 125, 1527 (1962).
- 11. R. O. Bell and G. Rupprecht, Phys. Rev., 129, 90 (1963).
- 12. J. T. Last, Phys. Rev., 105, 1740 (1957).
- W. G. Spitzer, R. C. Miller, D. A. Kleinman and L. E. Horvath, Phys. Rev., <u>126</u>, 1710 (1962).
- 14. J. F. Nye, "Physical Properties of Crystals", Oxford University Press, (1957).